

### High Efficiency 6V, 4A, 1MHz Step-Up Regulator

### **General Description**

The SY21264A high efficiency step-up regulator operates using current mode control, and can deliver 4A current over a wide input voltage range from 2V to 6V. It integrates an N-channel MOSFET with low  $90m\Omega$  R<sub>DS(ON)</sub> to minimize conduction loss.

The 1MHz switching frequency and internal compensation reduce external inductor and capacitor sizes, and the built-in internal soft-start circuitry minimizes inrush current at startup.

The SY21264A is available in a compact DFN3mmx3mm-10 package.

#### **Features**

- 2V to 6V Input Voltage Range
- Up to 6V Output Voltage
- Low R<sub>DS(ON)</sub> for Internal N-Channel MOSFET: 90mΩ Typical
- 1MHz Switching Frequency
- Minimum On-Time: 100ns Typical
- Minimum Off-Time: 100ns Typical
- Internal 4A Switch
- Internal Soft-Start Limits Inrush Current
- ±2% 0.6V Reference
- Overtemperature Protection
- Overcurrent Protection
- RoHS-Compliant and Halogen-Free
- Compact DFN3mmx3mm-10 Package

### **Applications**

- Single-Cell Li-ion Battery-Powered Applications
- Portable Devices

### **Typical Application**







Figure 2. Efficiency vs. Output Current



## **Ordering Information**

| Ordering<br>Part Number | Package Type                                    | Top Mark      |
|-------------------------|-------------------------------------------------|---------------|
| SY21264ADBC             | DFN3×3-10<br>RoHS-Compliant and<br>Halogen-Free | UC <i>xyz</i> |

Device code: UC

x = year code, y = week code, z = lot number code

### Pinout (top view)



## **Pin Description**

| Pin Name   | Pin Number | Pin Description                                                                                                                                                               |
|------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,3,6,8,10 | NC         | No connection.                                                                                                                                                                |
| 2          | FB         | Feedback pin. Connect a resistor $R_1$ between $V_{OUT}$ and FB, and a resistor $R_2$ between FB and GND to program the output voltage: $V_{OUT} = 0.6V \times (R_1/R_2+1)$ . |
| 4,5        | LX         | Inductor node. Connect an inductor between the IN and LX pins.                                                                                                                |
| 7          | VDD        | Input pin. Decouple this pin to the GND pin with a 1µF ceramic capacitor.                                                                                                     |
| 9          | EN         | Enable pin. Pull low to disable the device, pull high to enable. Do not leave this pin floating.                                                                              |
| 11         | GND        | IC power supply input pin.                                                                                                                                                    |

## **Block Diagram**





# **Absolute Maximum Ratings**

| Parameter (Note1)                 | Min  | Max     | Unit |
|-----------------------------------|------|---------|------|
| FB                                | -0.3 | 4       | V    |
| LX, EN, VDD                       | -0.3 | 7       | -    |
| LX, 50ns Duration                 |      | VIN + 3 |      |
| Lead Temperature (Soldering, 10s) |      | 260     |      |
| Junction Temperature, Operating   | -40  | 150     | °C   |
| Storage Temperature               | -65  | 150     |      |

### **Thermal Information**

| Parameter (Note2)                                      | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 38  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 8   | Ο,   |
| P <sub>D</sub> Power Dissipation T <sub>A</sub> = 25°C | 2.6 | W    |

## **Recommended Operating Conditions**

| Parameter (Note3)               | Min  | Max | Unit |
|---------------------------------|------|-----|------|
| FB                              | -0.3 | 3.6 | V    |
| VDD                             | 2    | 6   |      |
| LX, EN                          | 0    | 6   |      |
| Junction Temperature, Operating | -40  | 125 | °C   |
| Ambient Temperature             | -40  | 85  |      |



### **Electrical Characteristics**

(VIN = 3V, VOUT = 5V, IOUT = 1A, TA = 25°C unless otherwise specified)

| Parameter                    | Symbol              | Test Conditions         | Min   | Тур | Max   | Unit |
|------------------------------|---------------------|-------------------------|-------|-----|-------|------|
| Input Voltage Range          | V <sub>IN</sub>     |                         | 2     |     | 6     | V    |
| Quiescent Current            | IQ                  | V <sub>FB</sub> = 0.66V |       | 100 |       | μA   |
| Shutdown Current             | Ishdn               | EN = 0                  |       |     | 10    | μA   |
| Low Side Main FET Ron        | R <sub>DS(ON)</sub> |                         |       | 90  |       | mΩ   |
| Main FET Current Limit       | ILIM                |                         | 4     |     |       | Α    |
| Switching Frequency          | fsw                 |                         |       | 1   |       | MHz  |
| Feedback Reference Voltage   | V <sub>REF</sub>    |                         | 0.588 | 0.6 | 0.612 | V    |
| VDD UVLO Rising Threshold    | VIN_UVLO            |                         |       |     | 1.9   | V    |
| UVLO Hysteresis              | Vuvlo_HYS           |                         |       | 0.1 |       | V    |
| Thermal Shutdown Temperature | T <sub>SD</sub>     |                         |       | 150 |       | °C   |
| EN Rising Threshold          | V <sub>ENH</sub>    |                         | 1.5   |     |       | V    |
| EN Falling Threshold         | V <sub>ENL</sub>    |                         |       |     | 0.4   | V    |
| EN Pin Input Current         | I <sub>EN</sub>     |                         | 0     |     | 100   | nA   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

Note 3: The device is not guaranteed to function outside its operating conditions,



# **Typical Performance Characteristics**

(T<sub>A</sub>= 25°C, V<sub>IN</sub>=3.3V, V<sub>OUT</sub> = 5V, L = 1 $\mu$ H, C<sub>OUT</sub>= 44 $\mu$ F, unless otherwise specified.)





Time (10ms/div)









Output Ripple

 $(V_{IN}=3.3V, V_{OUT}=5V, I_{O}=0.75A)$ 

2V/div

 $V_{\mathsf{LX}}$ 









Time (400ns/div)





### **Detailed Description**

The SY21264A high efficiency step-up regulator operates using current mode control, and can deliver 4A current over a wide input voltage range from 2V to 6V. It integrates an N-channel MOSFET with low  $90m\Omega$   $R_{\text{DS}(\text{ON})}$  to minimize conduction loss.

The 1MHz switching frequency and internal compensation reduce external inductor and capacitor sizes, and the built-in internal soft-start circuitry minimizes inrush current at startup.

The SY21264A is available in a compact DFN3mmx3mm-10 package.

#### **Enable Operation**

Driving the EN pin high (>1.5V) enables normal operation. Driving the EN pin low (<0.4V) will shut down the device. During shutdown mode, the SY21264A shutdown current drops to less than  $10\mu$ A.

### **Application Information**

The following paragraphs describe the selection process for the feedback resistors (R1 and R2), input capacitor  $C_{IN}$ , output capacitor  $C_{OUT}$ , boost inductor L, and diode D.

#### Feedback Resistor Divider R1 and R2

Choose R1 and R2 to program the proper output voltage. Choose large resistance values between  $10k\Omega$  and  $1M\Omega$  for both R1 and R2 to minimize power consumption under light loads. If a value is chosen for R1, then R2 can be calculated as:

$$R2 = \frac{0.6V}{V_{\text{OUT}}\text{-}0.6V}R1$$

$$R1$$

$$R1$$

$$R_1$$

$$R_2$$

$$R_2$$

#### Input Capacitor C<sub>IN</sub>

Input filter capacitors reduce the ripple voltage on the input, filter the switched current drawn from the input supply, and helps with reducing EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating higher than the system requirements. X5R series

ceramic capacitors are most often selected due to their small size, low cost, surge-current capability, and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{\sqrt[2]{3} \times L \times f_{SW} \times V_{OUT}}$$

For the best performance, select a typical X5R or better grade low ESR ceramic capacitor of at least  $22\mu F$ , and place it as close as possible to the VDD and GND pins. Minimize the loop area formed by  $C_{IN}$  and the VDD/GND pins.

#### **Output Capacitor Cout**

Select the output capacitor  $C_{\text{OUT}}$  to handle the output ripple requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting the component. For the best performance, use two X5R or better grade ceramic capacitors with 10V rating and capacitance of at least  $22\mu\text{F}$  each.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed:

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, both should be considered.

$$\begin{aligned} & V_{\text{RIPPLE, ESR1}} = I_{\text{LPEAK}} \times ESR \\ & V_{\text{RIPPLE, ESR2}} = I_{\text{LVALLEY}} \times ESR \\ & V_{\text{RIPPLE,CAP}} = \frac{I_{\text{OUT}} \times (1\text{-D})}{C_{\text{OUT}} \times f_{\text{SW}}} \end{aligned}$$



The capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### **Boost Inductor L**

Consider the following when choosing this inductor:

1) Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \left(\frac{V_{IN}}{V_{OUT}}\right)^2 \frac{V_{OUT} - V_{IN}}{f_{SW} I_{OUT,MAX} \times 0.4}$$

where f<sub>SW</sub> is the switching frequency and I<sub>OUT,MAX</sub> is the maximum load current.

The SY21264A has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

2) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT,MIN} \; = \left(\frac{V_{OUT}}{V_{IN}}\right) \times I_{OUT,MAX} \; + \; \frac{V_{IN}(V_{OUT}-V_{IN})}{2 \; \times f_{SW} \; \times \; L \; \times V_{OUT}} \label{eq:interpolation}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Choose an inductor with DCR less than  $10m\Omega$  to achieve good overall efficiency.

#### **Rectifier Diode**

For high efficiency, choose a Schottky diode with low forward voltage drop and fast reverse recovery. The maximum current rating of the diode must be higher than the maximum input current, and the average current rating of the diode must be higher than the output current.

#### **Applications with Large Bulk Capacitance**

In applications with large bulk capacitance present on the output, a very high inrush current could flow through the inductor during power-on. In order to limit the current flowing into the device and prevent damage, a Zener diode connected from the power input to the output or an RC delay circuit added on the EN pin are recommended, as shown in Figure 3.



Figure 3. Application Circuit with Large Bulk Capacitance



## **Application Schematic**



# **Design Specifications**

| Input Voltage (V) | Output Voltage(V) | Output Current Limit (A) |  |
|-------------------|-------------------|--------------------------|--|
| 3-4.2             | 5                 | 1.5                      |  |

### **BOM List**

| Reference Designator | Description                     | Part Number      | Manufacturer |
|----------------------|---------------------------------|------------------|--------------|
| U1                   | 4A, 1MHz Sync Boost (DFN3×3-10) | SY21264ADBC      | Silergy      |
| L1                   | 1μH/7A inductor                 | SPM6530T-1R0M120 | TDK          |
| C1                   | 100μF/16V                       |                  |              |
|                      | (electrolytic capacitor)        |                  |              |
| C3, C4, C5           | 22μF/10V,1206,X5R               | C3216X5R1A226M   | TDK          |
| C9                   | 0.1µF/25V, 0603, X5R            | GRM188R61E104K   | muRata       |
| D1                   | 5A Schottky diode               | SS54             |              |
| R1                   | 100k,1%,0603                    |                  |              |
| R2                   | 13.7k,1%,0603                   |                  |              |
| R4                   | 1ΜΩ, 0603                       |                  |              |

# **Recommend Components for Typical Applications**

| V <sub>OUT</sub> (V) | R1(kΩ) | R2(kΩ) | L(µH) | C3                  |
|----------------------|--------|--------|-------|---------------------|
| 5                    | 100    | 13.7   | 1     | 2×22µF/10V/X5R,1206 |



### **Layout Design**

To achieve optimal design, follow these PCB layout considerations:

- Place C<sub>IN</sub>, L, R1, and R2 close to the converter.
- To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if board space allows.
- C<sub>IN</sub> must be close to pins VDD and GND. Minimize the loop area formed by C<sub>OUT</sub>, LX, and GND.

- To reduce switching noise, minimize the PCB copper area connected to the LX pin.
- In order to reduce crosstalk, R1, R2, and the trace connected to the FB pin must not be adjacent to the LX net on the PCB layout.
- If the system chip interfacing with the EN pin has a high impedance state during shutdown mode, and the VDD pin is connected directly to a power source such as a Li-ion battery, add a 1MΩ pulldown resistor between the EN and GND pins to prevent noise from falsely triggering the regulator during shutdown mode.



Figure 4. Suggested PCB Layout



# DFN3×3-10 Package Outline and PCB Layout



Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

## DFN3×3-10 taping orientation



Feeding direction ----

## Carrier tape and reel specification for packages



| Package types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per reel |
|---------------|-----------------|------------------|---------------------|-----------------------|--------------------|--------------|
| DFN3×3        | 10              | 8                | 13"                 | 400                   | 400                | 5000         |

Others: NA



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision      | Change                                                                                                                                                                    |  |
|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Apr.20, 2023 | Revision 1.0  | Language improvements for clarity.                                                                                                                                        |  |
| Feb.22, 2019 | Revision 0.9A | Modify the formula in "Output Inductor L" (page 6)                                                                                                                        |  |
|              |               | From $I_{SAT, MIN} > \left(\frac{V_{OUT}}{V_{IN}}\right) \times I_{OUT, MAX} + \left(\frac{V_{IN}}{V_{OUT}}\right)^2 \frac{(V_{OUT} - V_{IN})}{2 \times F_{SW} \times L}$ |  |
|              |               | $ To \ I_{SAT\_MIN} > \left(\frac{V_{OUT}}{V_{IN}}\right) \times I_{OUT\_MAX} + \frac{V_{IN}}{V_{OUT}} \frac{(V_{OUT} - V_{IN})}{2 \times F_{SW} \times L} $              |  |
| May 03, 2013 | Revision 0.9  | Initial Release                                                                                                                                                           |  |



#### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2024 Silergy Corp.

All Rights Reserved.