

High-Efficiency, Fast-Response, 9A Continuous/14A Peak, 24V Input, Synchronous Step-Down Regulator with ±1A Vπ LDO and ±10mA Buffered Reference

## **General Description**

The SY21240 high-efficiency synchronous step-down DC/DC regulator is capable of delivering 9A continuous/14A peak current over a wide input voltage range of 4V to 24V. It provides a complete power supply with the highest density for DDR3, DDR3L, LPDDR3, and DDR4 memory. The included sink/source  $V_{TT}$  LDO can deliver  $\pm 1A$  output current.

Silergy's constant on-time (COT) ripple-based control strategy supports high input/output voltage ratios (low duty cycles), and fast transient response while maintaining a near-constant operating frequency over line, load, and output voltage ranges. This control method provides stable operation without complex compensation, even with low-ESR ceramic capacitors.

The SY21240 offers protection against multiple conditions, including cycle-by-cycle current limit, input undervoltage lockout, output undervoltage and overvoltage protection, internal soft-start, and thermal shutdown.

Only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application.

The SY21240 is available in a compact QFN3mm×3mm-20 package.

## **Features**

- 4–24V Input Voltage Range
- Up to 9A Continuous/14A Peak Output Current
- Low  $R_{DS(ON)}$  for Internal Switches:  $27m\Omega$  Top,  $9m\Omega$  Bottom
- Integrated 1.2Ω Bypass Switch
- COT Ripple-Based Control to Achieve Fast Transient Responses
- 450µs Soft-Start Inrush Current Limit
- Pseudoconstant Frequency: 600kHz
- Adjustable Output Voltage
- ±1% 0.6V Internal Reference Voltage
- ±1A Source/Sink Current Capability
- Buffered Low-Noise ±10mA VTTREF Output
- PFM/FCCM Selectable Light-Load Operation
- Power-Good Indicator
- Support for V<sub>TT</sub> LDO High-Z in S3
- Output Tracking Discharge Function for the Regulator and  $V_{TT}$  LDO
- Cycle-by-Cycle Valley/Peak-Current Limit
- Latch-Off Mode Output Undervoltage (UVP), Overvoltage (OVP), and Overtemperature (OTP)
- Input and Bias Undervoltage (UVLO)
- RoHS-Compliant and Halogen-Free
- Compact Package: QFN3mm×3mm-20

# **Applications**

- LCD TV/3DTV
- Set-Top Box
- Notebook
- High-Power AP



Figure 1. Typical Application Circuit



Figure 2. Efficiency vs. Load Current



# **Ordering Information**

| Ordering Part Number | Package Type                       | Top Mark |  |
|----------------------|------------------------------------|----------|--|
|                      | QFN3×3-20                          |          |  |
| SY21240RAC           | RoHS-Compliant and<br>Halogen-Free | BCLxyz   |  |

x = year code, y = week code, z = lot number code

# Pinout (top view)



# **Pin Description**

| Pin No     | Pin<br>Name        | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | BS                 | Bootstrap pin. High-side gate driver supply. Connect a 0.1µF ceramic capacitor between the BS and the LX pins.                                                                                                                                                                                                                                                                                                                                                 |
| 2, 3, 4, 5 | IN                 | Input pin. Decouple this pin to the GND pin with at least a 20µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                            |
| 6, 19, 20  | LX                 | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                                                                                                                                                                                                                                                          |
| 7          | PG                 | Power-good indicator. Open-drain, high-impedance output when the output voltage is within 90% to 120% of the regulation point.                                                                                                                                                                                                                                                                                                                                 |
| 8, 18, EP  | GND                | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 9          | <b>S</b> 5         | S5 signal input. Internally pulled low with an approximately $1M\Omega$ resistor. This pin is also used for controlling the operating mode of the regulator under light-load conditions when the output is within the regulation range. If this pin is driven with a voltage less than 1.6V, the converter operates in ultrasonic mode (USM). If the voltage on this pin is larger than 2.2V, the converter operates in pulse-frequency-modulation mode (PFM). |
| 10         | S3                 | S3 signal input. Internally pulled low with an approximately 1MΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                     |
| 11         | V <sub>TTREF</sub> | Reference output pin with $\pm 10$ mA output current capability. $V_{VTTREF} = V_{VDDQ}/2 + 10$ mV. Decouple this pin to the GND pin with at least a 1.0 $\mu$ F ceramic capacitor.                                                                                                                                                                                                                                                                            |
| 12         | V <sub>TTSNS</sub> | $V_{TT}$ LDO remote-sense input. Connect this pin using one Kelvin connection with the positive side of the $V_{TT}$ output capacitor.                                                                                                                                                                                                                                                                                                                         |
| 13         | V <sub>TT</sub>    | Power output of the $V_{TT}$ LDO. $V_{VTT} = V_{VDDQ}/2 + 10mV$ . Decouple this pin to the GND pin with at least a $22\mu F$ ceramic capacitor.                                                                                                                                                                                                                                                                                                                |
| 14         | V <sub>DDQ</sub>   | Power supply for the $V_{TT}$ LDO. Connect $V_{DDQ}$ to the output capacitor of the regulator directly with a thick (>30 mil) trace. Do not leave this pin floating.                                                                                                                                                                                                                                                                                           |
| 15         | FB                 | Output feedback pin. Connect this pin to the center point of the output resistor-divider to program the output voltage: $V_{SET} = 0.6 \times (1 + R1/R2)$ .                                                                                                                                                                                                                                                                                                   |
| 16         | TEST               | For factory use only. Leave this pin floating or connect it to GND.                                                                                                                                                                                                                                                                                                                                                                                            |
| 17         | BIAS               | External 3.3V $V_{\text{CC}}$ input. Power supply for internal circuitry. Use an RC filter circuit between this pin and the supply source.                                                                                                                                                                                                                                                                                                                     |



# **Block Diagram**



Figure 3. Block Diagram



# **Absolute Maximum Ratings**

| Parameter (Note 1)                         | Min   | Max      | Unit |
|--------------------------------------------|-------|----------|------|
| IN                                         | -0.3  | 26       |      |
| IN-LX, LX, PG, S3, S5, TEST                | -0.3  | IN + 0.3 |      |
| BS-LX, BIAS, VDDQ, VTT, VTTSNS, VTTREF, FB | -0.3  | 4        | V    |
| Dynamic LX Voltage in 10ns Duration (3)    | GND-5 | IN + 3   |      |
| Dynamic LX Voltage in 20ns Duration (3)    | GND-1 | IN + 1   |      |
| Junction Temperature, Operating            | -40   | 150      |      |
| Lead Temperature (Soldering, 10s)          |       | 260      | °C   |
| Storage Temperature                        | -65   | 150      |      |

## **Thermal Information**

| Parameter (Note 2)                                     | Min | Max  | Unit |
|--------------------------------------------------------|-----|------|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance |     | 30   | °C/W |
| θ <sub>JC</sub> Junction-to-case Thermal Resistance    |     | 4.5  | C/VV |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            |     | 3.33 | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| IN                   | 4   | 24  |      |
| BIAS                 | 3.1 | 3.6 | V    |
| VDDQ                 | 1   | 2.5 |      |
| Junction Temperature | -40 | 125 | °C   |
| Ambient Temperature  | -40 | 85  |      |



## **Electrical Characteristics**

 $(V_{IN}=12V,\,V_{BIAS}=3.3V,\,V_{OUT}=1.2V,\,C_{OUT}=~88\mu F,\,C_{FF}=220pF,\,T_{A}=25^{\circ}C,\,I_{OUT}=1A~unless~otherwise~specified)$ 

| Parameter        | r                                | Symbol                 | Test Conditions                                                                                                                 | Min   | Тур | Max             | Unit                  |
|------------------|----------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----------------|-----------------------|
|                  | Voltage Range                    | V <sub>IN</sub>        |                                                                                                                                 | 4     |     | 24              | V                     |
| Input            | UVLO Threshold                   | V <sub>IN,UVLO</sub>   | V <sub>IN</sub> rising                                                                                                          |       |     | 3.95            | V                     |
|                  | UVLO Hysteresis                  | V <sub>IN,HYS</sub>    |                                                                                                                                 |       | 0.3 |                 | V                     |
|                  | UVLO Threshold                   | V <sub>BIAS,UVLO</sub> | V <sub>BIAS</sub> rising                                                                                                        | 2.8   |     |                 | V                     |
|                  | UVLO Hysteresis                  | V <sub>BIAS,HYS</sub>  |                                                                                                                                 |       | 0.2 |                 | V                     |
|                  | Shutdown Current                 | IBIAS,SHDN             | S3 = S5 = 0                                                                                                                     |       |     | 1               | μΑ                    |
| BIAS             | Quiescent Current in S3 State    | IBIAS,Q1               | S3 = 0, S5 = 1, I <sub>OUT</sub> = 0A, I <sub>VTTREF</sub> = 0A, V <sub>OUT</sub> = V <sub>SET</sub> x 105%                     |       | 85  | 110             | μΑ                    |
|                  | Quiescent Current in S0 State    | I <sub>BIAS,Q2</sub>   | S3 = S5 = 1, I <sub>OUT</sub> = 0A, I <sub>VTTREF</sub> = 0A, I <sub>VTT</sub> = 0A, V <sub>OUT</sub> = V <sub>SET</sub> × 105% |       | 125 | 155             | μΑ                    |
|                  | Feedback Reference Voltage       | V <sub>REF</sub>       |                                                                                                                                 | 0.594 | 0.6 | 0.606           | V                     |
|                  | FB Input Current                 | I <sub>FB</sub>        | $V_{FB} = 3.3V$                                                                                                                 | -50   |     | 50              | nA                    |
|                  | Discharge Current                | I <sub>DIS</sub>       | Vout = 1.2V                                                                                                                     |       | 70  |                 | mΑ                    |
|                  | Soft-Start Time                  | tss                    | Vout from 0% to 100% Vset                                                                                                       |       | 450 |                 | μs                    |
| Output           | OVP Threshold                    | V <sub>OVP</sub>       | V <sub>FB</sub> rising                                                                                                          | 117   | 120 | 123             | %<br>V <sub>REF</sub> |
| Output           | OVP Hysteresis                   | V <sub>OVP</sub> ,HYS  |                                                                                                                                 |       | 5   |                 | %<br>V <sub>REF</sub> |
|                  | OVP Delay                        | tovp,dly               | (Note 4)                                                                                                                        |       | 20  |                 | μs                    |
|                  | UVP Threshold                    | V <sub>UVP</sub>       | V <sub>FB</sub> falling                                                                                                         |       | 33  |                 | %<br>V <sub>REF</sub> |
|                  | UVP Delay                        | t <sub>UVP,DLY</sub>   | (Note 4)                                                                                                                        |       | 10  |                 | μs                    |
|                  | Top FET R <sub>DS(ON)</sub>      | R <sub>DS(ON)1</sub>   |                                                                                                                                 |       | 27  |                 | mΩ                    |
|                  | Bottom FET RDS(ON)               | R <sub>DS(ON)2</sub>   |                                                                                                                                 |       | 9   |                 | mΩ                    |
| MOSFET           | Top FET Current Limit            | Інт,тор                |                                                                                                                                 |       | 20  |                 | Α                     |
| I WOOI LI        | Bottom FET Current Limit         | Імт, вот               |                                                                                                                                 | 13.5  | 16  | 18              | Α                     |
|                  | Bottom FET Reverse-Current Limit | I <sub>LMT,RVS</sub>   | USM mode                                                                                                                        | 2     | 3.5 | 5               | Α                     |
|                  | S5/S3 Input Voltage High         | V <sub>S5/S3,H</sub>   |                                                                                                                                 | 1     |     |                 | ٧                     |
| Enable           | S5/S3 Input Voltage Low          | Vs5/s3,L               |                                                                                                                                 |       |     | 0.3             | V                     |
| Lilable          | S5 Voltage for USM Mode          | V <sub>S5,USM</sub>    |                                                                                                                                 | 1     |     | 1.6             | V                     |
|                  | S5 Voltage for PFM Mode          | V <sub>S5,PFM</sub>    |                                                                                                                                 | 2.2   |     | V <sub>IN</sub> | V                     |
|                  | Switching Frequency              | f <sub>SW</sub>        | V <sub>OUT</sub> = 1.2V, CCM                                                                                                    | 510   | 600 | 690             | kHz                   |
| Frequency        | Ultrasonic Mode Frequency        | fusm                   | USM mode, I <sub>OUT</sub> = 0A                                                                                                 |       | 27  |                 | kHz                   |
| ricquericy       | Min ON Time                      | ton,min                | V <sub>IN</sub> = V <sub>INMAX</sub> (Note 4)                                                                                   |       | 50  |                 | ns                    |
|                  | Min OFF Time                     | toff,min               |                                                                                                                                 |       | 210 |                 | ns                    |
|                  | Rising Threshold                 | V <sub>PG</sub>        | V <sub>FB</sub> rising (good)                                                                                                   | 87    | 90  | 93              | %<br>V <sub>REF</sub> |
| Power-           | Hysteresis                       | V <sub>PG,HYS</sub>    |                                                                                                                                 |       | 6   |                 | %<br>V <sub>REF</sub> |
| Good             | Delay Time                       | t <sub>PG,R</sub>      | Low to high (Note 4)                                                                                                            |       | 150 |                 | μs                    |
|                  | Delay Time                       | t <sub>PG,F</sub>      | High to low (Note 4)                                                                                                            |       | 15  |                 | μs                    |
|                  | Low Voltage                      | V <sub>PG,LOW</sub>    | $V_{FB} = 0V$ , $I_{PG} = 2mA$                                                                                                  |       |     | 0.3             | V                     |
|                  | Input Voltage Range              | V <sub>VDDQ,IN</sub>   |                                                                                                                                 | 1     |     | 2.5             | V                     |
| V <sub>DDQ</sub> | Input Current in S0 State        | IVDDQ                  | S3 = 1, S5 = 1, V <sub>VDDQ</sub> = 1.2V,<br>I <sub>VTTREF</sub> = 0A, I <sub>VTT</sub> = 0A                                    |       | 7   | 15              | μΑ                    |





| Parameter          | r                                                                                     | Symbol                      | Test Conditions                                          | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------|-----|-----|-----|------|
|                    | Output Source Current Limit                                                           | I <sub>LMT,VTT,SOU</sub>    | V <sub>TT</sub> source current                           | 1.6 |     |     | Α    |
| VTT                | Output Sink Current Limit                                                             | I <sub>LMT,VTT,SIN</sub>    | V <sub>TT</sub> sink current                             | 1.6 |     |     | Α    |
| VII                | Output Error V <sub>VTT,ERR</sub> =  V <sub>VTT</sub> - (V <sub>VDDQ</sub> /2 + 10mV) | V <sub>VTT,ERR</sub>        | $V_{VDDQ} = 1.2V, I_{VTT} = 0A$                          |     | 5   | 15  | mV   |
|                    | Output Source Current Limit                                                           | I <sub>LMT,VTTREF,SOU</sub> | V <sub>TTREF</sub> source current                        | 20  |     |     | mΑ   |
|                    | Output Sink Current Limit                                                             | I <sub>LMT,VTTREF,SIN</sub> | V <sub>TTREF</sub> sink current                          | 20  |     |     | mΑ   |
| V <sub>TTREF</sub> | V <sub>TTREF</sub> Output Voltage                                                     |                             | $V_{VDDQ} = 1.2V$ , $I_{VTT} = 0A$                       |     | 5   | 15  | mV   |
| VIIREF             | Tolerance<br>V <sub>VTTREF,TOL</sub> =                                                | Vvttref,tol                 | V <sub>VDDQ</sub> = 1.2V, V <sub>TTREF</sub> source 10mA |     | 15  | 25  | mV   |
|                    | $ V_{VTTREF} - (V_{VDDQ}/2 + 10mV) $                                                  |                             | V <sub>VDDQ</sub> = 1.2V, V <sub>TTREF</sub> sink 10mA   |     | 15  | 25  | mV   |
| ОТР                | OTP Temperature                                                                       | T <sub>OTP</sub>            | T <sub>J</sub> rising (Note 4)                           |     | 150 |     | ô    |
| OIF                | OTP Temperature Hysteresis                                                            | T <sub>OTP,HYS</sub>        | (Note 4)                                                 |     | 15  |     | Ô    |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**: Package thermal resistance is measured in the natural convection at T<sub>A</sub> = 25 °C on a 8.5cm×8.5cm size, four-layer Silergy Evaluation Board with 2-oz copper.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.



# **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 12V, V_{BIAS} = 3.3V, V_{OUT} = 1.2V, L = 0.56 \mu H, C_{OUT} = 88 \mu F, C_{VTT} = 22 \mu F, C_{VTTREF} = 1 \mu F, unless otherwise noted)$ 















#### **Buck Load Transient**



Time (200µs/div)

#### **Buck Output Ripple**





Time (20µs/div)

#### Buck Output Ripple



Time (4µs/div)

#### **Buck Output Ripple**





Time (2µs/div)

#### **Buck Output Ripple**





Time (4µs/div)

## Buck Output Ripple

 $(V_{IN}=13.2V, V_{BIAS}=3.3V, V_{OUT}=1.2V, I_{OUT}=9A, S3=0)$ 



Time (4µs/div)





#### Buck Startup from V<sub>IN</sub>



Time (2ms/div)

#### Buck Startup from S5



Time (800µs/div)

#### PG Test When S5 On



Time (800µs/div)

#### Buck Shutdown from VIN



Time (2ms/div)

#### Buck Shutdown from S5



Time (800µs/div)

#### PG Test When S5 Off



Time (800µs/div)





#### VTT Startup from V<sub>IN</sub>



Time (4ms/div)

#### VTT Startup from S5



Time (400µs/div)

#### VTT Startup from S3



Time (400µs/div)

#### VTT Shutdown from V<sub>IN</sub>



Time (4ms/div)

#### VTT Shutdown from S5



Time (400µs/div)

#### VTT Shutdown from S3



Time (400µs/div)





#### **Buck Output Short Circuit**



Time (100µs/div)

### **Buck Output Short Circuit**



Time (100µs/div)



#### **Buck Output Short Circuit**



Time (100µs/div)

## VTT Load Regulation (Sink Current)



Bode Plot







## **Detailed Description**

#### **General Features**

#### **Constant-on-time Architecture**

The one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch, is fundamental to any constant-on-time (COT) architecture. Each on-time (ton) is a fixed period internally calculated to operate the step-down regulator at the desired switching frequency, considering the input and output voltage ratio,  $t_{ON} = (V_{OUT}/V_{IN}) \times (1/f_{SW})$ . For example, considering that a hypothetical converter targets 1.2V output from a 10V input at 600kHz, the target on-time is  $(1.2V/10V) \times (1/600kHz) = 200ns$ . Each t<sub>ON</sub> pulse is triggered by the feedback comparator when the output voltage measured at the FB pin drops below the internal voltage reference value. After one ton period, a minimum off-time (toff-MIN) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids making any switching decisions during the noisy periods immediately after switching events, or while the switching node (LX) is rapidly rising or falling.

There is no fixed clock in the COT architecture, so the high-side power switch can turn on almost immediately after a load transient. Subsequent switching pulses can be quickly initiated, ramping the inductor current up to load requirements with minimal Conventional current-mode or voltage-mode control methods determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier based on current feedback, feedback voltage, internal ramps, and internal compensation signals, so these must all be monitored. These small signals are difficult to observe in a noisy switching environment immediately after switching large currents, which makes such architectures difficult to use.

#### Minimum Duty Cycle and Maximum Duty Cycle

There is no limitation for minimum duty cycle in COT architecture. This is because when the on-time is close to the minimum value, the switching frequency can be reduced as needed to always ensure proper operation.

The SY21240 can operate with an input voltage as low as 4V to generate an output voltage as high as 2.5V across the entire temperature range ( $T_J = -40-125$ °C).

### **Instant-PWM Operation**

Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. First, whereas most legacy COT implementations require a dedicated connection to the output voltage terminal to calculate the toN duration, the instant-PWM control method derives this signal internally.

Additionally, it optimizes operation with low-ESR ceramic output capacitors. In many applications it is desirable to utilize very low ESR ceramic output capacitors, but legacy COT regulators may become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor may become too small to maintain stable operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the reference voltage, the ton pulse is triggered as long as the minimum toff has been satisfied and the inductor current measured flowing through the low-side synchronous rectifier is lower than the bottom FET current limit. When the ton pulse is triggered, the low-side synchronous rectifier turns off and the high-side power switch turns on. The inductor current then ramps up linearly during the ton period. At the end of the ton period, the high-side power switch turns off, the low-side synchronous rectifier turns on, and the inductor current ramps down linearly.

This action also initiates the minimum  $t_{OFF}$  timer to ensure sufficient time for stabilizing any transient conditions and settling of the feedback comparator before the next cycle is initiated. This minimum  $t_{OFF}$  is relatively short so that transient  $t_{ON}$  can be retriggered with minimal delay during high-speed load, allowing the inductor current to ramp quickly and provide sufficient energy to the load.

In order to avoid shoot-through, a dead time (tdead) is generated internally between the high-side power switch turn-off and the low-side synchronous rectifier on-period or the low-side synchronous rectifier turn-off and the high-side power turn-on period.





Figure 4. Instant PWM

### **Light-Load Operation Mode Selection**

PFM or USM light load operation is selected using the S5 pin. S5 is not only used as an enable pin, but also for mode selection to control the operation of the regulator under light-load conditions, after the output is within the regulation range. When the voltage on this pin is lower than 1.6V and higher than its rising threshold, the regulator operates under ultrasonic mode (USM). If the voltage on this pin is greater than 2.2V, the buck regulator operates under pulse-frequency modulation mode (PFM).

If the PFM light-load operation is selected, under light load conditions (typically when  $I_{OUT} < \frac{1}{2} \times \Delta I_L$ ), the current through the low-side synchronous rectifier will ramp to near zero before the next ton time. When this occurs, the low-side synchronous rectifier turns off, preventing recirculation current that can seriously reduce efficiency under light-load conditions. As the load current is further reduced and the combined feedback and ramp signals remain much greater than the reference voltage, the instant-PWM control loop will not trigger another ton until needed. The apparent operating switching frequency will drop accordingly, further enhancing efficiency. The switching frequency can be in the audible range under deep light-load or no-load conditions. Continuous conduction mode (CCM) resumes smoothly as soon as the load current increases sufficiently for the inductor current to remain above zero at the time of the next ton cycle. The device enters CCM once the load current exceeds this threshold. Above this level, the switching frequency stays fairly constant over the entire output current range. The transition level of the load current is determined as follows:

$$I_{\text{OUT\_CTL}} = \frac{\Delta I_{\text{L}}}{2} = \frac{V_{\text{OUT}} \times (1 - D)}{2 \times f_{\text{sw}} \times L_{\text{L}}}$$

If USM light-load operation is selected, the control loop keeps the switching frequency above the audible frequency range, even under deep light-load or null-load conditions. Once the device detects that both the high-side power switch and the low-side synchronous rectifier turn off for more than a specified duration, it forces the low-side synchronous rectifier to turn on in advance of one  $t_{\text{ON}}$  cycle and discharge the output capacitor in order to keep the switching frequency is out of audio range. A separate control loop is used to force the low-side synchronous rectifier on to prevent the output voltage from becoming too high.

### **Bias Input Supply**

The SY21240 requires a bias input supply to power the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a 4.7 $\mu$ F low-ESR ceramic capacitor from BIAS to GND if the supply voltage is sourced by a clean power rail. Connect a 5.1 $\Omega$  resistor before the capacitor to reduce the ripple, if necessary.



Figure 5. Bias input supply

### Input and Bias Undervoltage Lockout (UVLO)

To prevent operation before all internal circuitry is ready, and to ensure that the power and synchronous rectifier operate properly, switches can instant-PWM incorporates two input undervoltage lockout protections: input UVLO and bias UVLO. The SY21240 remains in a low-current state and all switching actions are inhibited until V<sub>IN</sub> and V<sub>BIAS</sub> exceed their respective UVLO (rising) thresholds. At that time, if S5 is enabled, the device will start up by initiating a soft-start ramp. If VIN falls below VINJUVLO by more than the input UVLO hysteresis, or if VBIAS falls below VBIAS,UVLO by more than the bias UVLO hysteresis, the device will stop switching.

The input UVLO threshold can be increased for applications that require it by using a resistor-divider as



shown in Figure 6. For calculating the resistor values, the internal pulldown resistor connected to S5 (approximately  $1M\Omega$ ) must be taken into account.



Figure 6. UVLO adjustment

### S5/S3 Control

The SY21240 has two enable pins to control the synchronous buck regulator,  $V_{TT}$  LDO and buffered reference  $V_{TTREF}$ . When the input voltage and the bias voltage both exceed their own UVLO (rising) threshold, the voltages at the S5 and S3 pins are not allowed to be 2V higher than the input voltage at the same time. This can be easily achieved by making sure that these pins are driven low during startup.

The buck regulator,  $V_{TTREF}$ , and  $V_{TT}$  are all turned on under S0 state (S5 = S3 = high). Under S3 state (S3 = low, S5 = high), only  $V_{DDQ}$  and  $V_{TTREF}$  outputs are turned on while  $V_{TT}$  is turned off and left in a high-impedance state (high Z). The  $V_{TT}$  output floats and does not sink or source current while in this state. Under S4/S5 states (S5 = S3 = low), the buck regulator,  $V_{TTREF}$ , and  $V_{TT}$  outputs are all turned off, and discharge circuits are enabled.  $V_{TTREF}$  and  $V_{TT}$  outputs track  $V_{DDQ}$  discharge after entering S4/S5 state. See S5/S3 control logic details in Table 1.

Table 1. S5/S3 Control Logic

| S3   | S5   | STATE | BUCK        | V <sub>TTREF</sub> | V <sub>TT</sub> |
|------|------|-------|-------------|--------------------|-----------------|
| High | High | S0    | On          | On                 | On              |
| Low  | High | S3    | On          | On                 | Off (High-Z)    |
| Low  | Low  | S4/S5 | Off         | Off                | Off             |
| LOW  | LOW  | 34/33 | (Discharge) | (Discharge)        | (Discharge)     |

The S5/S3 inputs are high-voltage-capable inputs with logic-compatible thresholds. When S5/S3 are driven above 1V, normal device operation is enabled. When S5/S3 are driven below 0.3V, the device will be shut down, reducing bias input current to less than 1.0µA.

It is not recommended to connect S5/S3 to the IN pin directly. Use a resistor with a value between  $1k\Omega$  and  $1M\Omega$  if S5/S3 are pulled high to IN.

#### Startup and Shutdown

The SY21240 incorporates an internal soft-start circuit to smoothly ramp the outputs to the desired voltage whenever the device is enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows the output to rise to the desired voltage over approximately 450µs, which avoids high current flow and transients during startup. The startup and shutdown sequences are shown in Figure 6.



Figure 7. Startup and shutdown sequence

If the output is pre-biased to a certain voltage before startup, the device disables the switching of both the high-side power switch and the low-side synchronous rectifier until the voltage on the internal soft start circuit voltage Vss exceeds the sensed output voltage at the FB node.

#### Output Discharge and V<sub>TTREF</sub>/V<sub>TT</sub> Discharge

The SY21240 discharges the output voltage when the converter shuts down (from  $V_{\text{IN}}$  falling, S5 driven low, or thermal shutdown), so that output voltage can be discharged in a minimal amount of time, even if the output load current is zero. The discharge MOSFET in parallel with the low-side synchronous rectifier turns on after the



low-side synchronous rectifier turns off when shutdown logic is triggered. The output discharge current is typically 70mA. Note that the discharge MOSFET is not active outside of these shutdown conditions.

V<sub>TTREF</sub> and V<sub>TT</sub> discharge MOSFETs are turned on after buck output discharge turn-on actions under S4/S5 state. V<sub>TTREF</sub> and V<sub>TT</sub> voltage will track buck converter output voltage proportionally after entering this state.

## **V<sub>TT</sub>/V<sub>TTREF</sub> Output**

The SY21240 integrates high-performance, low drop-out linear regulators (V<sub>TT</sub> and V<sub>TTREF</sub>) to provide complete DDR3/DDR3L power solutions. The V<sub>TTREF</sub> is a buffered low-noise output with 10mA source/sink current capability. V<sub>TTREF</sub> always tracks V<sub>VDDQ</sub>/2 + 10mV using an internal divider. A minimum 1.0µF low-ESR ceramic capacitor must be connected close to the V<sub>TTREF</sub> terminal for stable operation.

The  $V_{TT}$  is connected to an LDO output with 1A source/sink current capability.  $V_{TT}$  responds quickly to track  $V_{TTREF}$  within  $\pm 40 \text{mV}$  under all conditions. A minimum  $22 \mu F$  low-ESR ceramic capacitor must be connected close to the  $V_{TT}$  terminal. The  $V_{TTSNS}$  should make one Kelvin connection with the positive node of the  $V_{TT}$  output capacitor.

In order to avoid shoot-through, a  $\pm 5 \text{mV}$  offset voltage is added to the reference voltage of the  $V_{TT}$  and  $V_{TTREF}$  sink/source MOSFETs so that the  $V_{DDQ}$  input current is small when the  $V_{TT}/V_{TTREF}$  output currents are zero, even under state S3.

### **Output Power-Good Indicator**

The buck converter power-good indicator is an opendrain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG,R}$  and less than  $V_{OVP}$  for at least the power-good delay time (low to high), PG will be high-impedance.

PG should be connected to BIAS or another voltage source through a resistor (e.g.,  $100 \mathrm{k}\Omega$ ). After the input and bias voltages exceed their respective UVLO (rising) threshold, the PG FET is turned on so that the PG pin is driven low before the output voltage is ready. After the feedback voltage V<sub>FB</sub> reaches V<sub>PG</sub>, the PG internal MOSFET is turned off (after one delay time, typical 150µs). When V<sub>FB</sub> drops to V<sub>PG</sub> less than the hysteresis V<sub>PG,HYS</sub> or exceeds V<sub>OVP</sub> for at least one OVP delay time, PG is pulled low (after a delay time of 15µs, typical).

## **External Bootstrap Capacitor**

The SY21240 integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a 0.1µF low-ESR ceramic capacitor to be connected between BS and LX.



Figure 8. Bootstrap capacitor connection

#### **Fault Protection Modes**

## **Buck Output Current Limit**

Instant-PWM architecture incorporates a cycle-by-cycle "valley" current limit. The inductor current is measured in the low-side synchronous rectifier when it turns on and as the inductor current ramps down. If the current exceeds the current-limit threshold,  $t_{\rm ON}$  is inhibited until the current returns to a level at or below the limit threshold, as shown in Figure 9.



Figure 9. Output current limit

When the valley current-limit is reached, the output current-limit value is given by the following equations:

 $I_{LMT,OUT} = I_{LMT,BOT} + \Delta I_{L}/2$ ,

where  $\Delta L$  is derived as follows:



$$\Delta I_L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_1}$$

The overcurrent limit protection (OCP) limits the inductor current. When the load current is higher than the bottom FET current limit threshold by one half of the peak-to-peak inductor ripple current, the output voltage starts to drop. When the feedback voltage falls lower than the undervoltage protection threshold (UVP) and continues for one UVP delay time, the device will latch off. Overtemperature protection may also be triggered under an overcurrent condition, and the device will OTP latch off.

The buck regulator also incorporates a cycle-by-cycle "peak" current limit (top FET current limit). The high-side power-switch current is monitored during ton time. If the monitored current exceeds the threshold, the high-side power switch is turned off, the low-side synchronous rectifier is turned on, and ton is inhibited. ton is no longer inhibited once low-side synchronous-rectifier current is lower than the bottom-FET current-limit value.

## **V<sub>TT</sub>/V<sub>TTREF</sub> Output Current Limit**

The  $V_{TT}$  LDO has an internal non-latched minimum 1.6A current limit for both sink and source cases. Once the current limit is reached, it adjusts the gate of the sink or source MOSFET to limit the current, at which point the  $V_{TT}$  LDO output voltage stops being regulated. Similarly,  $V_{TTREF}$  has an internal non-latched current limit of at least 20mA.

#### **Buck Output Undervoltage Protection (UVP)**

If  $V_{\text{OUT}}$  falls below approximately 33% of the target output voltage for approximately 10µs, which may occur if the output short circuits or the load current is higher than the maximum current capability, the output undervoltage protection (UVP) will be triggered, and the device will latch off, as shown in Figure 10. Cycle the S5 input to reenable the device.



Figure 10. Output undervoltage protection

## **Buck Output Overvoltage Protection (OVP)**

If the output voltage rises above the feedback regulation level, the high-side power switch remains off until the output voltage falls below the target. The behavior under the different conditions is described below.

When operating in PFM light-load mode, if the output voltage remains high, the low-side synchronous rectifier remains on until the inductor current reaches zero and switching is suppressed. Switching is resumed once the output voltage no longer exceeds the OVP threshold, and the combined feedback and ramp signals are lower than the reference voltage. If the output voltage exceeds the output overvoltage threshold for more than the OVP delay time, output overvoltage protection (OVP) is triggered and the device will latch off. Cycle S5 to reenable the device.

When operating in USM mode, if the output voltage remains high, the low-side synchronous rectifier forced turn-on time will be longer and the inductor current average value will grow increasingly negative as the device attempts to lower the output voltage. This will subsequently trigger the reverse-current limit. If the output voltage continues to rise and exceeds the output overvoltage threshold for more than the OVP delay time, output overvoltage protection (OVP) is triggered and the device will latch off. Cycle the S5 input to re-enable the device. False OVP may occur under USM light mode if the chosen inductance is too small and the reverse-current limit is triggered.

## **Buck Overtemperature Protection (OTP)**

Instant-PWM includes buck converter overtemperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will latch off the device



when the buck thermal sensor detects that the junction temperature exceeds 150°C. See Figure 11. Once the junction temperature cools by approximately 15°C, cycle the S5 input to re-enable the device. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.



Figure 11. Overtemperature protection

## **Application Information**

#### Feedback Resistor-Divider R1 and R2

Choose R1 and R2 to program the buck converter output voltage. A value between  $10k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. For example, if  $V_{SET}$  is 1.2V and  $R_1$  =  $100k\Omega,$  then R2 can be calculated as  $100k\Omega$  using the following equation:



Figure 12. Feedback resistor selection

#### **Buck Inductor Selection**

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage.

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off of efficiency, cost, and size for a particular application. Selecting a low inductor value will help reduce size and cost, and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. Using a low DC resistance (DCR) for the inductors may help reduce DC losses and increase efficiency. Higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be determined by selecting a ripple current ( $\Delta I_L$ ) approximately 20–50% of the desired full output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $f_{SW}$ ), and the maximum output current ( $I_{OUT,MAX}$ ), and then estimating a  $\Delta I_L$  as some percentage of that current:

$$L_{l} = \frac{V_{OUT} \times (V_{lN} - V_{OUT})}{V_{lN} \times f_{SW} \times \Delta I_{L}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak-current inductor current  $I_{L,PEAK}$ .

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{I}}$$

$$I_{L,PEAK} = I_{OUT,MAX} + \Delta I_L/2$$

Select an inductor with a saturation current and thermal rating in excess of IL, PEAK.

If USM light-load operation is selected, make sure the inductor value is high enough to avoid triggering the reverse-current limit under steady state when the load current is zero.

For maximum efficiency, select an inductor with a low DCR that meets the inductance, size, and cost targets. Low-loss ferrite materials should be considered.



#### **Buck Inductor Design Example**

Consider a typical design for a device providing 1.2Vout at 9A from 24VlN, operating at 600kHz and using target inductor ripple current ( $\Delta I_L$ ) of 40%, or 3.6A. First determine the approximate inductance value:

$$L_1 = \frac{1.2V \times (24V - 1.2V)}{24V \times 600kHz \times 3.6A} = 0.53\mu H$$

Next, select the nearest standard inductance value (in this case 10.56 $\mu$ H) and calculate the resulting inductor ripple current ( $\Delta I_L$ ):

$$\Delta I_{L} = \frac{1.2V \times (24V - 1.2V)}{24V \times 600 \text{kHz} \times 0.56 \mu\text{H}} = 3.39\text{A}$$

$$I_{L,PEAK} = 9A + 3.39A/2 = 10.70A$$

The resulting 3.39A ripple current is approximately 37.7% (3.39A/9A), well within the 20–50% target.

$$I_{L,PEAK,RVS} = 2.66A/2 = 1.70A < I_{LIM,RVS}$$

Finally, select an available inductor with a saturation current higher than the resulting I<sub>L,PEAK</sub> of 10.70A.

#### **Buck Input Capacitor Selection**

Input filter capacitors reduce the ripple voltage on the input, filter the switched current drawn from the input supply, and reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating higher than the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surgecurrent capability, and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

where D is the switching converter duty cycle.

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current.

The input capacitor determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. Two  $10\mu F$  X5R capacitors are sufficient in most applications. Place the ceramic input capacitor as close to the device IN and GND pins as possible.

#### **Buck Output Capacitor Selection**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the



transient response and output voltage ripple requirements of the system.

#### **Buck Output Ripple**

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple), as well as the stored charge (capacitive ripple). When considering the total ripple, both should be considered.

$$\begin{aligned} &V_{\text{RIPPLE,ESR}} = \Delta I_{L} \times ESR \\ &V_{\text{RIPPLE,CAP}} = \frac{\Delta I_{L}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}} \end{aligned}$$

Consider a typical application with  $\Delta I_{\perp} = 3.39 A$  using four  $22 \mu F$  ceramic capacitors, each with an ESR of approximately  $6 m \Omega$  for a parallel total of  $88 \mu F$  and  $1.5 m \Omega$  ESR.

$$\begin{split} &V_{\text{RIPPLE,ESR}} = 3.39 A \times 1.5 m\Omega = 5.09 mV \\ &V_{\text{RIPPLE,CAP}} = \frac{3.39 A}{8 \times 88 \mu F \times 600 kHz} = 8.03 mV \end{split}$$

Total calculated ripple = 13.12mV. The actual capacitive ripple may be higher than the calculated value because the capacitance decreases with the voltage across the capacitor.

Using a 150 $\mu$ F 40m $\Omega$  POS cap, the result is as follows:

$$\begin{split} V_{\text{RIPPLE,ESR}} &= 3.39 A \times 40 m\Omega = 135.6 mV \\ V_{\text{RIPPLE,CAP}} &= \frac{3.39 A}{8 \times 150 \mu F \times 600 kHz} = 4.71 mV \end{split}$$

Total ripple = 140.31mV.

## **Buck Output Transient Undershoot/Overshoot**

If very fast load transients must be supported, consider the effect of the output capacitor on the output transient undershoot and overshoot. The instant-PWM architecture responds quickly to changing load conditions, but additional effects must be considered, especially when using small ceramic capacitors. These capacitors have low capacitance at low output voltages, which results in insufficient stored energy for a good loadtransient response. Output-transient undershoot and overshoot have two causes: voltage changes caused by the ESR of the output capacitor, and voltage changes caused by the output capacitance and inductor current slew rate.

ESR undershoot or overshoot may be calculated as  $V_{ESR} = \Delta I_{OUT} \times ESR$ . Using the ceramic capacitor example above and a fast load transient of  $\pm 4.5A$ ,  $V_{ESR} = \pm 4.5A \times 1.5 \text{m}\Omega = \pm 6.75 \text{m}V$ . The POS capacitor result with the same load transient is  $V_{ESR} = \pm 4.5A \times 40 \text{m}\Omega = \pm 180 \text{m}V$ .

Capacitive undershoot (load increasing) is a function of the output capacitance, load step, inductor value, input-output voltage difference, and maximum duty-cycle factor. During a fast load transient, the maximum duty-cycle factor of instant-PWM is a function of  $t_{\text{ON}}$  and the minimum  $t_{\text{OFF}}$ , as the control scheme is designed to rapidly ramp the inductor current by grouping together many  $t_{\text{ON}}$  pulses in this case. The maximum duty-cycle factor  $D_{\text{MAX}}$  may be calculated as:

$$D_{\text{MAX}} = \frac{t_{\text{ON}}}{t_{\text{ON}} + t_{\text{OFF,MIN}}}$$

Given this, the capacitive undershoot may be calculated as:

$$V_{\text{UNDERSHOOT,CAP}} = -\frac{L_{\text{I}} \times \Delta I_{\text{OUT}}^2}{2 \times C_{\text{OUT}} \times (V_{\text{IN,MIN}} \times D_{\text{MAX}} - V_{\text{OUT}})}$$

Consider a 4.5A load increase using the ceramic capacitor case when  $V_{\text{IN}}$  = 20V. At  $V_{\text{OUT}}$  = 1.2V, the result is  $t_{\text{ON}}$  = 100ns,  $t_{\text{OFF,MIN}}$  = 210ns,  $t_{\text{DMAX}}$  = 100 / (100 + 210) = 0.323, and

$$V_{\text{undershoot,CAP}} = -\frac{0.56 \mu H \times (4.5 A)^2}{2 \times 88 \mu F \times (20 V \times 0.323 - 1.2 V)} = -12.25 mV$$

Using the POS capacitor case, the above result is

$$V_{_{UNDERSHOOT,CAP}} = -\frac{0.56 \mu H \times (4.5 A)^2}{2 \times 150 \mu F \times (20 V \times 0.323 - 1.2 V)} = -7.19 mV$$





Capacitive overshoot (load decreasing) is a function of the output capacitance, the inductor value and the output voltage.

$$\boldsymbol{V_{\text{OVERSHOOT,CAP}}} = \frac{\boldsymbol{L_{\text{1}}} \times \Delta \boldsymbol{I}_{\text{OUT}}^2}{2 \times \boldsymbol{C_{\text{OUT}}} \times \boldsymbol{V_{\text{OUT}}}}$$

Consider a 4.5A load decrease using the ceramic capacitor case above. At  $V_{\text{OUT}} = 1.2 \text{V}$  the result is

$$V_{\text{overshoot, CAP}} = \frac{0.56 \mu H \times (4.5 A)^2}{2 \times 88 \mu F \times 1.2 V} = 53.69 mV$$

Using the POS capacitor case, the above result is

$$V_{\text{overshoot,CAP}} = \frac{0.56 \mu H \times (4.5 A)^2}{2 \times 150 \mu F \times 1.2 V} = 31.50 mV$$

Combine the ESR and capacitive undershoot and overshoot to calculate the total overshoot and undershoot for a given application.

## **Buck Feed-Forward Compensation (Rff, Cff)**

The SY21240 is internally compensated and optimized for low-duty-cycle applications. However, in some applications, especially where  $V_{\text{OUT}} > 1.2 \text{V}$ , the feedback divider attenuates the AC component of the output. In these cases, transient response may be improved by adding feed-forward compensation. Values of  $R_{\text{FF}} = 1 \text{k}\Omega$  and  $C_{\text{FF}} = 220 \text{pF}$  have been shown to perform well in most applications.



Figure 13. Feed-forward network

When  $C_{\text{OUT}} > 500 \mu F$  and the minimum load current is low, use the values  $R_{\text{FF}} = 1 k \Omega$  and  $C_{\text{FF}} = 2.2 n F$  for the feed-forward network to provide sufficient ripple to the FB pin and enable small output ripple and good transient behavior.



## Thermal Design Considerations

The maximum power dissipation depends on multiple factors: PCB layout, IC package thermal resistance, local airflow, and the junction temperature relative to ambient. The maximum power dissipation may be calculated as:

$$P_{D,MAX} = (T_{J,MAX} - T_A) / \theta_{JA}$$

Where,  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 125°C. The junction-to-ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN3mm×3mm-20 package, the thermal resistance  $\theta_{JA}$  is 30°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2-oz. copper traces connected to each IC pin and very large, unbroken 1-oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical small evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middle-layer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A = 25$ °C may be calculated using the following formula:

$$P_{D,MAX} = (125^{\circ}C - 25^{\circ}C) / (30^{\circ}C /W) = 3.33W$$

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.



Figure 14. Maximum power dissipation



# **Application Schematic** (Vout = 1.2V)



### **BOM List**

| Designator                                                                                            | Description                | Part Number        | Manufacturer |
|-------------------------------------------------------------------------------------------------------|----------------------------|--------------------|--------------|
| U <sub>1</sub>                                                                                        | 9A, Buck with VTT LDO      | SY21240RAC         | Silergy      |
| C <sub>1</sub>                                                                                        | 47μF/50V, Electrolytic Cap |                    |              |
| C <sub>2</sub> , C <sub>3</sub>                                                                       | 10μF/50V/X5R, 1206         | GRM31CR61H106KA12L | mμRata       |
| C4, C9, C <sub>13</sub>                                                                               | 0.1µF/50V/X5R, 0603        | GRM188R61H104KA93D | mμRata       |
| C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub> , C <sub>14</sub> , C <sub>16</sub> | 22µF/16V/X5R, 1206         | GRM31CR61C226ME15L | mµRata       |
| C <sub>10</sub>                                                                                       | 4.7μF/16V/X5R, 0603        | GRM185R61C475KE11D | mµRata       |
| C <sub>11</sub>                                                                                       | 220pF/50V/C0G, 0603        | GRM1885C1H221JA01D | mµRata       |
| C <sub>12</sub>                                                                                       | 1.0µF/25V/X5R, 0603        | GRM155R61E105KE11D | mμRata       |
| C <sub>15</sub>                                                                                       | NC                         |                    |              |
| L <sub>1</sub>                                                                                        | 0.56µH/25A, inductor       | PCMB104T-R56MT     | CYNTEC       |
| R <sub>1</sub> , R <sub>2</sub> , R <sub>6</sub>                                                      | 100kΩ, 1%, 0603            |                    |              |
| R <sub>4</sub>                                                                                        | NC                         |                    |              |
| R <sub>3</sub> , R <sub>5</sub>                                                                       | 1ΜΩ, 1%, 0603              |                    |              |
| R <sub>7</sub>                                                                                        | 1kΩ, 1%, 0603              |                    |              |
| R <sub>8</sub>                                                                                        | 5.1Ω, 1%, 0603             |                    |              |

**Recommended Components for Typical Applications** 

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | C11 (pF) | L1/Part Number        |
|----------------------|---------|---------|----------|-----------------------|
| 1.2                  | 100     | 100     | 220      | 0.56µH/PCMB104T-R56MT |
| 2.5                  | 100     | 31.6    | 47       | 1.0µH/PCMB104T-1R0MT  |



## **Layout Design**

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Buck Input Capacitors: Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND using large copper areas. An additional 0.1µF input ceramic capacitor, placed in parallel is recommended to reduce the input noise.
- Buck Output Capacitors: Guarantee the COUT GND connections are using a copper area connected to the GND plane using multiple vias, in order to achieve better accuracy and stability of output voltage.
- BIAS Capacitor or RC Filter: Place the BIAS capacitor close to BIAS using a short, direct copper trace to the nearest device GND pin (pin 18). Connect a 5.1Ω resistor before the capacitor if the supply voltage is not a clean DC rail.
- V<sub>DDQ</sub> Capacitor and V<sub>DDQ</sub> Line: Place the V<sub>DDQ</sub> capacitor close to V<sub>DDQ</sub> using a short, direct copper trace to the nearest device GND pin (pin 18). Connect the positive side of the V<sub>DDQ</sub> capacitor to the output capacitor of the regulator directly with a thick (> 30 mil) trace to avoid a voltage drop on the input of the V<sub>TT</sub> LDO.
- V<sub>TT</sub> and V<sub>TTREF</sub> Capacitors: Place the V<sub>TTREF</sub> output capacitor C<sub>VTTREF</sub> and the V<sub>TT</sub> output capacitor C<sub>VTT</sub> close to the V<sub>TTREF</sub>/V<sub>TT</sub> and GND pins, minimizing the loop formed by these connections to achieve better stability and load-transient response for the V<sub>TT</sub> LDO.
- $V_{TT}$  Sense Feedback: Use a Kelvin connection between  $V_{TTSNS}$  and the positive side of the  $V_{TT}$  output capacitor.

- **Buck Feedback Network:** Place the feedback components (R<sub>FF</sub>, and C<sub>FF</sub>) as close to the FF pin as possible. Avoid routing the feedback line near LX, BS, or other high-frequency signals as it is noisesensitive. Use a Kelvin connection between the feedback sampling point and C<sub>OUT</sub> (rather than connecting it to the inductor output terminal).
- LX Connection: Keep LX area small to prevent excessive EMI, while providing wide copper traces to minimize parasitic resistance and inductance. Wide LX copper trace between pin 6 and pin 19, 20 should be used for improved efficiency.
- **BS Capacitor:** Place the BS capacitor on the same layer as the device and keep the BS voltage path (BS, LX, and C<sub>BS</sub>) as short as possible.
- Control Signals: It is not recommended to connect control signals directly to IN. A resistor in a range of  $1k\Omega$  to  $1M\Omega$  should be used if they are pulled high to the IN voltage rail.
- GND Vias: Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected by a copper area larger than its size. Place five GND vias on it for heat dissipation.
- PCB Board: A four-layer layout with 2-oz copper is strongly recommended to achieve better thermal performance. The top layer and bottom layer should use large power IN and GND copper areas where possible. The Middle1 layer should be used as the GND layer for conducting heat and shielding the Middle2 layer signal lines from top-layer crosstalk. Place signal lines on the Middle2 layer instead of the other layers so that the other power planes are not cut.





Figure 15. PCB Layout Suggestion

DS\_SY21240 Rev. 1.0 24 All Rights Reserved.



# QFN3×3-20 Package Outline





Top view







Side view

Recommended PCB layout (Reference only)

Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

# QFN3×3-20 taping orientation



Feeding direction ——

# Carrier tape and reel specification for packages



| Package<br>Type | Tape Width (mm) | Pocket Pitch<br>(mm) | Reel Size<br>(Inch) | Trailer Length (mm) | Leader Length<br>(mm) | Qty per<br>Reel |
|-----------------|-----------------|----------------------|---------------------|---------------------|-----------------------|-----------------|
| QFN3×3          | 12              | 8                    | 13"                 | 400                 | 400                   | 5000            |

# Others: NA



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision         | Change                                                                                                                                    |
|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Jan.22, 2022 | Revision<br>1.0  | Production Release                                                                                                                        |
| Jan.22, 2021 | Revision<br>0.9B | Add (IN-LX) voltage in Absolute Maximum Ratings.                                                                                          |
| Jul.07, 2020 | Revision<br>0.9A | Output current of the Regulator changes from 10A continuous to 9A continuous;  Update the related waveforms and the calculation formulas. |
| Apr.28, 2020 | Revision<br>0.9  | Initial Release                                                                                                                           |



## IMPORTANT NOTICE

- 1. **Right to make changes.** This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2022 Silergy Corp.

All Rights Reserved.

All Rights Reserved.