

## High-Efficiency Fast-Response, 8A, 24V Input Synchronous Step-Down Regulator

## **General Description**

The SY21243A high-efficiency synchronous stepdown DC/DC regulator is capable of delivering 8A current over a wide input voltage range of 4V to 24V.

Silergy's constant on-time (COT) ripple-based control strategy supports high input/output voltage ratios (low duty cycles), and fast transient response while maintaining a near-constant operating frequency over line, load, and output voltage ranges. This control method provides stable operation without complex compensation, even with low-ESR ceramic capacitors.

Internal  $20m\Omega$  power and  $10m\Omega$  synchronous rectifier switches provide excellent efficiency over a range of applications, especially for low output voltages and low duty cycles. The SY21243A also integrates a bypass switch that allows the IC to be powered by an external DC source. The SY21243A offers protection against multiple conditions, including cycle-by-cycle current limit, input undervoltage lockout, output undervoltage and overvoltage protection, internal soft-start, and thermal shutdown.

Only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application.

The SY21243A is available in a compact QFN2.5x2.5-16 package.

## **Features**

- 4–24V Input Voltage Range
- Up to 8A Output Current
- Low R<sub>DS(ON)</sub> for Internal Switches: 20 mΩ Top, 10mΩ Bottom
- Integrated 1.5Ω Bypass Switch
- COT Ripple-Based Control to Achieve Fast Transient Responses
- Soft-Start Inrush Current Limit
- Pseudoconstant Frequency: 600kHz
- Adjustable Output Voltage
- ±1% Internal Reference Voltage
- PFM/FCCM Selectable Light Load
   Operation Mode
- Power-Good Indicator
- Output-Discharge Function
- Cycle-by-Cycle Valley and Peak-Current Limit (OCP)
- Programmable Valley-Current Limit Threshold by ILMT Pin
- Hiccup Mode Output Undervoltage (UVP)
- Automatic Recovery Mode Output Overvoltage (OVP) and Overtemperature (OTP)
- Input Undervoltage (UVLO)
- RoHS-Compliant and Halogen-Free
- Compact Package: QFN2.5mm×2.5mm-16

## **Applications**

- LCD TV/3DTV
- Set-Top Box
- Notebook
- High-Power AP



Figure 1. Typical Application Circuit



Figure 2. Efficiency vs. Output Current



# **Ordering Information**

| Ordering<br>Part Number | Package Type                                        | Top Mark      |
|-------------------------|-----------------------------------------------------|---------------|
| SY21243ARHC             | QFN2.5×2.5-16<br>RoHS-Compliant and<br>Halogen-Free | B3 <i>xyz</i> |

x = year code, y = week code, z = lot number code

Pinout (top view)



# **Pin Description**

| Pin No    | Pin Name | Pin Description                                                                                                                                                                |
|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | BS       | Bootstrap pin. Supply for high-side gate driver. Connect a $0.1\mu F$ ceramic capacitor between the BS and the LX pin.                                                         |
| 2, 3, 4   | IN       | Input pin. Decouple this pin to the GND pin with at least a $10\mu$ F ceramic capacitor. A $0.1\mu$ F input ceramic capacitor is recommended to reduce input noise.            |
| 5, 15, 16 | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                          |
| 6, 14, EP | GND      | Ground pin.                                                                                                                                                                    |
| 7         | PG       | Power-good Indicator. Open-drain output when the output voltage is within 90% to 120% of the regulation point.                                                                 |
| 8         | MODE     | Operating mode selection under light load. Pull this pin low for PFM operation.<br>Pull this pin high for FCCM operation. Do not leave this pin floating.                      |
| 9         | EN       | Enable control pin. Pull high to turn on the IC and pull low to turn off the IC. Do not leave floating.                                                                        |
| 10        | ILMT     | Valley current-limit threshold selection pin. See Table 1 for details.                                                                                                         |
| 11        | FB       | Output feedback pin. Connect to the center point of the resistor-divider.                                                                                                      |
| 12        | BYP      | External 3.3V bypass power-supply input. Decouple this pin to GND with a $1\mu$ F ceramic capacitor. Leave this pin floating or connect this pin to the GND if it is not used. |
| 13        | Vcc      | Internal 3.3V LDO output. Power supply for internal analog circuits and driving circuit. Decouple this pin to GND with a $2.2\mu$ F ceramic capacitor.                         |





Figure 3. Block Diagram



# **Absolute Maximum Ratings**

| Parameter (Note 1)                      | Min     | Max      | Unit |
|-----------------------------------------|---------|----------|------|
| IN                                      | -0.3    | 26       |      |
| IN-LX, LX, PG, MODE, EN                 | -0.3    | IN + 0.3 |      |
| BS-LX, Vcc, Ilmt                        | -0.3    | 4        | V    |
| BYP, FB                                 | -0.3    | 6        | v    |
| Dynamic LX Voltage in 10ns Duration (3) | GND - 5 | IN + 3   |      |
| Dynamic LX Voltage in 20ns Duration (3) | GND - 5 | IN + 2   |      |
| Junction Temperature, Operating         | -40     | 150      |      |
| Lead Temperature (Soldering, 10s)       |         | 260      | °C   |
| Storage Temperature                     | -65     | 150      |      |

# **Thermal Information**

| Parameter (Note 2)                                     | Min | Max | Unit |
|--------------------------------------------------------|-----|-----|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance |     | 33  | °C/W |
| $\theta_{JC}$ Junction-to-case Thermal Resistance      |     | 5.5 | C/vv |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            |     | 3   | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)              | Min | Max | Unit |
|---------------------------------|-----|-----|------|
| IN                              | 4   | 24  | V    |
| Junction Temperature, Operating | -40 | 125 | v    |
| Ambient Temperature             | -40 | 85  | Α    |



# **Electrical Characteristics**

(V<sub>IN</sub> = 12V, C<sub>OUT</sub> =  $66\mu$ F, TA = 25°C, I<sub>OUT</sub> = 1A unless otherwise specified)

| Parameter  |                                     | Symbol               | Test Conditions                                             | Min       | Тур   | Max   | Unit               |
|------------|-------------------------------------|----------------------|-------------------------------------------------------------|-----------|-------|-------|--------------------|
|            | Voltage Range                       | VIN                  |                                                             | 4         |       | 24    | V                  |
|            | UVLO Threshold                      | Vuvlo                | V <sub>IN</sub> rising                                      |           |       | 3.9   | V                  |
| Input      | UVLO Hysteresis                     | V <sub>HYS</sub>     |                                                             |           | 0.5   |       | V                  |
| Input      | Quiescent Current                   | Iq                   | PFM, Iout = 0A,<br>Vout = Vset × 105%                       |           | 140   | 170   | μA                 |
|            | Shutdown Current                    | ISHDN                | EN = 0                                                      |           | 4     | 9     | μA                 |
|            | Voltage Range                       | Vout                 |                                                             | 0.78      |       | 12    | V                  |
|            | Feedback Reference<br>Voltage       | VREF                 |                                                             | 0.594     | 0.600 | 0.606 | V                  |
|            | FB Input Current                    | I <sub>FB</sub>      | V <sub>FB</sub> = 1V                                        | -50       |       | 50    | nA                 |
|            | Discharge Current                   | IDIS                 | Vout = 5V                                                   |           | 100   |       | mA                 |
| Output     | Soft-Start Time                     | tss                  | V <sub>FB</sub> from 0% to100% V <sub>REF</sub><br>(Note 4) |           | 1.2   | 1.98  | ms                 |
|            | OVP Threshold                       | VOVP                 | V <sub>FB</sub> rising                                      | 115       | 120   | 125   | % V <sub>REF</sub> |
|            | OVP Hysteresis                      | Vovp,hys             |                                                             |           | 5     |       | % Vref             |
|            | OVP Delay                           | tovp,dly             | (Note 4)                                                    |           | 20    |       | μs                 |
|            | UVP Threshold                       | VUVP                 |                                                             | 55        | 60    | 65    | %V <sub>REF</sub>  |
|            | UVP Delay                           | tuvp,dly             | (Note 4)                                                    |           | 200   |       | μs                 |
|            | Top FET RDS(ON)                     | RDS(ON)1             |                                                             |           | 20    |       | mΩ                 |
|            | Bottom FET RDS(ON)                  | RDS(ON)2             |                                                             |           | 10    |       | mΩ                 |
|            | Top FET Current Limit               |                      |                                                             |           | 22    |       | A                  |
| MOOFET     |                                     |                      | I <sub>LMT</sub> = Iow                                      | 8         |       |       | Α                  |
| MOSFET     |                                     | ILMT,BOT             | ILMT = floating                                             | 12        |       |       | Α                  |
|            |                                     | , -                  | ILMT = high                                                 | 16        |       |       | Α                  |
|            | Bottom FET Reverse<br>Current Limit | I <sub>LMT,RVS</sub> | FCCM mode                                                   | 3         | 4.8   |       | А                  |
|            | Input Voltage High                  | Ven, h               |                                                             | 1         |       |       | V                  |
| Enable(EN) | Input Voltage Low                   | VEN, L               |                                                             |           |       | 0.4   | V                  |
| ( ),       | Input Current                       | I <sub>EN</sub>      | V <sub>EN</sub> = 3.3V                                      |           |       | 1     | μA                 |
|            | Voltage for PFM Mode                | VMODE,PFM            |                                                             | 0         |       | 0.4   | V                  |
| MODE       | Voltage for FCCM Mode               | VMODE,FCCM           |                                                             | 1         |       | VIN   | V                  |
|            | Input Current                       | IEN                  | V <sub>MODE</sub> = 3.3V                                    |           |       | 1     | μA                 |
|            | Input Voltage High                  | Vilmt,h              |                                                             | Vcc - 0.8 |       |       | V                  |
| ILMT       | Input Voltage Low                   | Vilmt,l              |                                                             |           |       | 0.4   | V                  |
|            | Switching Frequency                 | fsw                  | VOUT = 5V, CCM                                              | 510       | 600   | 690   | kHz                |
| Frequency  | Min ON Time                         | ton,min              | VIN = VIN,MAX (Note 4)                                      |           | 50    |       | ns                 |
| 1 5        | Min OFF Time                        | toff,MIN             |                                                             |           | 150   |       | ns                 |
|            | Rising Threshold                    | V <sub>PG,F</sub>    | V <sub>FB</sub> falling (not good)                          | 80        | 83    | 86    | % Vref             |
| _          | Hysteresis                          | VPG,HYS              | V <sub>FB</sub> rising (good)                               |           | 7     |       | % VREF             |
| Power      |                                     | tPG,R                | Low to high (Note 4)                                        |           | 200   |       | μs                 |
| Good       | Delay Time                          | tPG,F                | High to low (Note 4)                                        |           | 30    |       | μs                 |
|            | Low Voltage                         | VPG,LOW              | $V_{FB} = 0V, I_{PG} = 5mA$                                 |           |       | 0.45  | V                  |
| Vcc        | Output Voltage                      | Vcc                  | Vcc adds 1mA load                                           | 3.15      | 3.3   | 3.45  | V                  |



| Parameter |                        | Symbol               | Test Conditions    | Min  | Тур | Max | Unit   |
|-----------|------------------------|----------------------|--------------------|------|-----|-----|--------|
|           | Rds(ON)                | RDS(ON),BYP          |                    |      | 1.5 |     | Ω      |
| BYP       | Turn-On Voltage        | V <sub>BYP</sub>     |                    | 2.97 | 3.1 |     | V      |
|           | Turn-On Hysteresis     | V <sub>BYP,HYS</sub> |                    |      | 0.2 |     | V      |
|           | OVP Voltage            | V <sub>BYP,OVP</sub> |                    |      | 120 |     | % Vldo |
| OTP       | Temperature            | Тотр                 | TJ rising (Note 4) |      | 150 |     | °C     |
|           | Temperature Hysteresis | TOTP, HYS            | (Note 4)           |      | 15  |     | °C     |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

**Note 2**: Package thermal resistance is measured in the natural convection at  $T_{A} = 25^{\circ}C$  on an 8.5cm × 8.5cm four-layer Silergy Evaluation Board with 2oz copper.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

**Note4:** Guaranteed by design.



# **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 12V, V_{OUT} = 3.3V, L = 1.5\mu H, C_{OUT} = 66\mu F$ , unless otherwise noted)





















10V/div 5V/div 10V/div 10A/div Time (4ms/div)

Startup from EN (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=8A)



Time (4ms/div)



Time (4ms/div)



 $I_{\rm L}$ 





Output Short Circuit Protection (VIN=12V, VOUT=3.3V, IOUT=8A-Short, ILMT=Low)

Time (4ms/div)

Output Short Circuit Protection (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=8A~Short, ILMT=Floating)





Output Short Circuit Protection (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=8A~Short, ILMT=High)









DS\_SY21243A Rev. 1.0 © 2022 Silergy Corp.



Output Ripple (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=0A, PFM)





 Output Ripple

 (Viiii)=12V, Vour=3.3V, Iour=4A)

 AVour
 50mV/div

 Viix
 10V/div

 I
 I

Time (2µs/div)



Output Ripple (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=8A)

Time (2µs/div)



Time (200µs/div)







Load Transient (VIN=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=0.8-8A, FCCM)

Time (200µs/div)









## **Detailed Description**

## **General Features**

## **Constant-on-time Architecture**

The one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch, fundamental to any constant-on-time (COT) is architecture. Each on-time (ton) is a fixed period internally calculated to operate the step-down regulator at the desired switching frequency, considering the input and output voltage ratio,  $t_{OUT}/V_{IN}$  × (1/fsw). For example, considering that a hypothetical converter targets 3.3V output from a 12V input at 600kHz, the target on-time is  $(3.3V/12V) \times (1/600kHz) = 458ns$ . Each ton pulse is triggered by the feedback comparator when the output voltage as measured at FB drops below the target value. After one ton period, a minimum off-time (toff.min) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids making any switching decisions during the noisy periods immediately after switching events, or while the switching node (LX) is rapidly rising or falling.

There is no fixed clock in a COT architecture, so the highside power switch can turn on almost immediately after a load transient. Subsequent switching pulses can be quickly initiated, ramping the inductor current up to meet load requirements with minimal delays. Conventional current-mode or voltage-mode control methods determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier based on current feedback, feedback voltage, internal ramps, and internal compensation signals, so these must all be monitored. These signals are difficult to observe immediately after switching large currents, however, which makes such architectures difficult to implement in noisy environments and at low duty cycles.

## Minimum Duty Cycle and Maximum Duty Cycle

There is no limitation for minimum duty cycle in COT architecture. This is because when the on-time is close to the minimum on-time, the switching frequency can be reduced as needed to always ensure proper operation.

The SY21243A can support approximately 75% maximum duty cycle operation under  $T_{\rm J}$  = -40–125°C condition.

### **Instant-PWM Operation**

Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. First, whereas most legacy COT implementations require a dedicated connection to the output voltage terminal to calculate the to<sub>N</sub> duration, the instant-PWM control method derives this signal internally.

Additionally, it optimizes operation with low-ESR ceramic output capacitors. In many applications it is desirable to utilize very low ESR ceramic output capacitors, but legacy COT regulators may become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor may become too small to maintain smooth operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the reference voltage, the ton pulse is triggered as long as the minimum toFF has been satisfied and the inductor current as measured in the low-side synchronous rectifier is lower than the bottom FET current limit. When the ton pulse is triggered, the low-side synchronous rectifier turns off and the high-side power switch turns on. The inductor current then ramps up linearly during the ton period. At the conclusion of the ton period, the high-side power switch turns off, the low-side synchronous rectifier turns on, and the inductor current ramps down linearly.

This action also initiates the minimum  $t_{OFF}$  timer to ensure sufficient time for stabilizing any transient conditions and settling the feedback comparator before the next cycle is initiated. This minimum  $t_{OFF}$  is relatively short so that transient  $t_{ON}$  can be retriggered with minimal delay during high-speed load, allowing the inductor current to ramp quickly and provide sufficient energy to the load side.

In order to avoid shoot-through, a dead time ( $t_{DEAD}$ ) is generated internally between the time when the high-side power switch turns off and the low-side synchronous rectifier on-period, or between the time when the low-side synchronous rectifier turns off and the high-side power switch on-period.



DS\_SY21243A Rev. 1.0 © 2022 Silergy Corp.





### Light-Load Operation Mode Selection

PFM or FCCM light-load operation is selected by the MODE pin. Pull MODE low for PFM operation or high for FCCM operation.

If PFM light-load operation is selected, under light load conditions (typically  $I_{OUT} < 1/2 \times \Delta I_{L}$ ), the current through the low-side synchronous rectifier will ramp to near zero before the next ton time. When this occurs, the low-side synchronous rectifier turns off, preventing recirculation current that can seriously reduce efficiency under lightload conditions. As load current is further reduced and the combined feedback and ramp signals remain much greater than the reference voltage, the instant-PWM control loop will not trigger another ton until needed. The apparent operating switching frequency will drop accordingly, further enhancing efficiency. The switching frequency can be lower than audible frequency area under deep light-load or null load conditions. Continuous conduction mode (CCM) resumes smoothly as soon as the load current increases sufficiently for the inductor current to remain above zero at the time of the next ton cycle. The device enters CCM once the load current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range. The critical level of the load current is determined as follows:

$$I_{\text{OUT\_CTL}} = \frac{\Delta I_{\text{L}}}{2} = \frac{V_{\text{OUT}} \times (1 - D)}{2 \times f_{\text{SW}} \times L_{1}}$$

If FCCM light-load operation is selected, under light-load conditions, the low-side synchronous rectifier still turns on even when the inductor current crosses zero. Current flow will continue until the next  $t_{ON}$  cycle. In this mode, the SY21243A keeps fairly constant switching frequency across the output current range.

#### Input Undervoltage Lockout (UVLO)

To prevent operation before all internal circuitry is ready, and to ensure that the power and synchronous rectifier switches work reliably, instant-PWM incorporates input undervoltage lockout protection. The SY21243A remains in a low-current state and all switching actions are inhibited until V<sub>IN</sub> exceeds the UVLO (rising) threshold. At that time, if EN is enabled, the device will start up by initiating a soft-start ramp. If V<sub>IN</sub> falls below V<sub>UVLO</sub> by less than the input UVLO hysteresis, switching actions will again be suppressed.

If required, Increasing the default input UVLO threshold is possible by using a resistor divider to the EN pin as shown in Figure 5.



Figure 5. UVLO adjustment

## **Enable Control**

The EN input is a high-voltage capable input with logiccompatible threshold. When EN is driven above 1V, normal device operation is enabled. When driven to less than 0.4V, the device will shut down, reducing input current to less than  $10\mu$ A.

It is not recommended to connect EN and IN directly. Use a resistor with a value between  $1k\Omega$  and  $1M\Omega$  if EN is pulled high to  $V_{IN}$ .

### Startup and Shutdown

The SY21243A incorporates an internal soft-start circuit to smoothly ramp the output to the desired voltage whenever the device is enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows the output to rise to the desired voltage over approximately 1.2ms, which avoids high current flow and transients during startup. The startup and shutdown sequences are shown in Figure 6.



Figure 6. Startup and shutdown sequence

Once the input voltage exceeds its own UVLO (rising) threshold,  $V_{CC}$  is turned on after EN is enabled for one delay time  $t_{\text{DLY1}}.$  After the  $V_{CC}$  ramps up, the buck





regulator is turned on after delay time  $t_{DLY2}$ . When the output voltage is 90% of the regulation target, PG becomes high-impedance after a  $t_{PG,R}$  delay.

If the output is pre-biased to a certain voltage before startup, the device disables the switching of both the highside power switch and the low-side synchronous rectifier until the voltage on the internal soft start circuit voltage  $V_{SS}$  exceeds the sensed output voltage at the FB node.

### **Output Discharge**

The SY21243A discharges the output voltage when the converter shuts down from  $V_{IN}$  or EN, or due to thermal shutdown, so that output voltage can be discharged in a minimal amount of time, even if the output load current is zero. The discharge FET in parallel with the low-side synchronous rectifier turns on after the low-side synchronous rectifier turns off when shutdown logic is triggered. The output discharge current is typically 100mA when LX voltage is 5V. Note that the discharge FET is not active outside these shutdown conditions.

#### **Output Power-Good Indicator**

The buck power-good indicator is an open-drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG,R}$  and less than  $V_{OVP}$  for at least the power-good delay time (low to high), PG will be high-impedance.

PG should be connected to  $V_{IN}$  or another voltage source through a resistor (e.g., 100k $\Omega$ ). After the input voltage exceeds its own UVLO (rising) threshold, the PG MOSFET is turned on so that PG is pulled to GND before output voltage is ready. After the feedback voltage V<sub>FB</sub> reaches V<sub>PG,R</sub>, PG is pulled high (after one delay time, typical 200µs). When V<sub>FB</sub> drops to V<sub>PG,F</sub>, or rises to V<sub>OVP</sub> for one OVP delay time, PG is pulled low (after one delay time, typical 30µs).

## **External Bootstrap Capacitor Connection**

The SY21243A integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a  $0.1\mu$ F low-ESR ceramic capacitor to be connected between BS and LX.



Figure 7. Bootstrap capacitor connection

## V<sub>cc</sub> Linear Regulator

An internal linear regulator (V<sub>CC</sub>) produces a 3.3V supply from V<sub>IN</sub> that powers the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a 2.2µF low-ESR ceramic capacitor from V<sub>CC</sub> to GND as shown in Figure 8.



Figure 8. Vcc regulator



The control and drive circuit can also be powered by an external 3.3V power supply. When a 3.3V external power supply is connected to the BYP pin, the V<sub>CC</sub> LDO is turned off and the switch between BYP and V<sub>CC</sub> is turned on. The overall efficiency may be improved by connecting the BYP pin to an external 3.3V switching power supply. Connect a 1.0µF low-ESR ceramic capacitor from the BYP pin to GND when BYP is supplied by 3.3V external power. Leave the BYP pin floating or connect this pin to the GND pin if it is not used.

## **Fault Protection Modes**

## **Output Current Limit**

Instant-PWM architecture incorporates a cycle-by-cycle "valley" current limit. The inductor current is measured in the low-side synchronous rectifier when it turns on and as the inductor current ramps down. If the current exceeds the bottom FET current-limit threshold,  $t_{ON}$  is inhibited until the current returns to a level at or below the limit threshold, as shown in Figure 9.



Figure 9. Output current limit

The valley current-limit threshold is programmable using the  $I_{LMT}$  pin. Pull  $I_{LMT}$  low, floating, or high to configure the target valley current-limit threshold. The detailed pin configuration is shown in Table 1. When the valley current-limit is reached, the output current-limit value is given by the following equations:

$$I_{LMT,OUT} = I_{LMT,BOT} + \Delta I_L/2$$

$$\Delta \mathbf{I}_{\mathrm{L}} = \frac{\mathbf{V}_{\mathrm{OUT}} \times (\mathbf{V}_{\mathrm{IN}} - \mathbf{V}_{\mathrm{OUT}})}{\mathbf{V}_{\mathrm{IN}} \times \mathbf{f}_{\mathrm{SW}} \times \mathbf{L}_{\mathrm{I}}}$$

DS\_SY21243A Rev. 1.0 © 2022 Silergy Corp.

# SY21243A

| Table1. Programmable | valley current limit |
|----------------------|----------------------|
|----------------------|----------------------|

| ILMT             | I <sub>LMT,BOT</sub> | Recommended Table                                                |
|------------------|----------------------|------------------------------------------------------------------|
| ILMT = IOW       | ≥8A                  | Pull I <sub>LMT</sub> to GND using<br>≤10kΩ resistor             |
| ILMT = floating  | ≥12A                 | ILMT pin floating                                                |
| $I_{LMT} = high$ | ≥16A                 | Pull I <sub>LMT</sub> to V <sub>CC</sub> using<br>≤10kΩ resistor |

When FCCM light-load operation is selected, there is one bottom-FET reverse-current limit to ensure the negative current can be limited to a safe level. The low-side synchronous rectifier current is monitored during time  $t_{OFF}$ . If the monitored current exceeds the reverse-current limit, the low-side synchronous rectifier is turned off and another  $t_{ON}$  is triggered.

The SY21243A also incorporates a cycle-by-cycle "peak" current limit (top FET current limit). The high-side powerswitch current is monitored during  $t_{ON}$  time. If the monitored current exceeds the top-FET current limit, the high-side power switch is turned off, the low-side synchronous rectifier is turned on, and  $t_{ON}$  is inhibited.  $t_{ON}$  is no longer inhibited once low-side synchronous-rectifier current is lower than the bottom-FET current-limit value.

## **Output Undervoltage Protection (UVP)**

If  $V_{OUT}$  is less than approximately 60% of the target output voltage for approximately 200µs when the output short circuits or the load current is much higher than the maximum current capacity, the output undervoltage protection (UVP) will be triggered, and the device will enter into hiccup protection mode. The hiccup on-time is 1.5ms, and the hiccup off-time is 6ms. If the output fault conditions are removed, the device will return to normal operation in the subsequent hiccup on time, as shown in Figure 10.



Figure 10. Output undervoltage protection



To avoid output overshoot, the internal soft-start circuit voltage  $V_{SS}$  is pulled low temporarily when  $V_{FB}$  exceeds the UVP threshold if the output fault conditions are removed during hiccup on-time, and then the  $V_{SS}$  rises smoothly to ramp the output to the desired voltage during a new soft-start cycle.

## **Output Overvoltage Protection (OVP)**

If the output voltage rises above the feedback regulation level, the high-side power switch naturally remains off, and various protections are activated depending on the operation mode.

When operating in PFM light-load mode, if the output voltage remains high, the low-side synchronous rectifier remains on until the inductor current reaches zero and the switching actions are suppressed. The switching actions are resumed once the combined feedback and ramp signals are lower than the reference voltage.

When operating in FCCM mode, if the output voltage remains high, the reverse-current limit will be triggered and the inductor current average value becomes negative as the device attempts to lower the output voltage. If the output voltage continues to rise and exceeds the output overvoltage threshold for more than the OVP delay time, the output overvoltage protection (OVP) is triggered and the switching actions are suppressed. The switching will resume once the combined feedback and ramp signals are lower than the reference voltage. False OVP may happen under light-load conditions if the chosen inductance is too small and the reverse-current limit is triggered.

## **Overtemperature Protection (OTP)**

Instant-PWM includes overtemperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. Once the junction temperature cools by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.



Figure 11. Overtemperature protection



## **Application Information**

#### Feedback Resistor-Divider R1 and R2

Choose R1 and R2 to program the proper output voltage. A value between  $10k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. For example, if V<sub>SET</sub> is 3.3V and R<sub>1</sub> =  $100k\Omega$ , then R2 can be calculated using the following equation:



Figure 12. Feedback resistor selection

With a calculated value of  $22.2k\Omega$  for R2, a standard 1%  $22.1k\Omega$  resistor is selected.

### **Input Capacitor Selection**

Input filter capacitors reduce the ripple voltage on the input, filter the switched current drawn from the input supply, and reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating higher than the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surgecurrent capability, and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$W_{CIN_{RIPPLE,CAP}} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN_{RIPPLE,CAP,MAX}} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. A single  $10\mu$ F X5R capacitor is sufficient in most applications.



The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage.

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off of efficiency, cost, and size for a particular application. Selecting a low inductor value will help reduce size and cost, and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. The low DC resistance (DCR) of these low-value inductors may help reduce DC losses and increase efficiency. On the other hand, higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be determined by selecting a ripple current ( $\Delta I_L$ ) approximately 20–50% of the desired full output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $f_{SW}$ ), the maximum output current ( $I_{OUT,MAX}$ ), and estimated  $\Delta I_L$  as a percentage of that current:

$$L_{I} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{I}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak-current inductor current  $I_{L,PEAK}$ .

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{1}}$$

 $I_{L,PEAK} = I_{OUT,MAX} + \Delta I_L/2$ 

Select an inductor with a saturation current and thermal rating in excess of  $I_{L,PEAK}$ .

If FCCM light-load operation is selected, make sure the inductor value is high enough to avoid triggering the reverse-current limit under steady state if the load current is zero.

For maximum efficiency, select an inductor with a low DCR that meets the inductance, size, and cost targets. Low-loss ferrite materials should be considered.

### Inductor Design Example

Consider a typical design for a device providing  $3.3V_{OUT}$  at 8A from  $12V_{IN}$ , operating at 600kHz and using target inductor ripple current ( $\Delta I_L$ ) of 40% or 3.2A. First determine the approximate inductance value:

$$L_1 = \frac{3.3V \times (12V - 3.3V)}{12V \times 600 \text{kHz} \times 3.2\text{A}} = 1.246 \mu\text{H}$$

Next, select the nearest standard inductance value (in this case 1.5 $\mu$ H) and calculate the resulting inductor ripple current ( $\Delta I_L$ ):

$$\Delta I_{L} = \frac{3.3V \times (12V - 3.3V)}{12V \times 600 \text{ kHz} \times 1.5 \mu \text{H}} = 2.66\text{A}$$
$$I_{L,PEAK} = 8\text{A} + 2.66\text{A}/2 = 9.33\text{A}$$

The resulting 2.66A ripple current is approximately 33.3% (2.66A/8A), well within the 20–40% target.

$$I_{L,PEAK,RVS} = 2.66A/2 = 1.33A < I_{LIM,RVS}$$

Finally, select an available inductor with a saturation current higher than the resulting  $I_{L,PEAK}$  of 9.33A.

## **Output Capacitor Selection**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the transient response and output voltage ripple requirements of the system.



## **Output Ripple**

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple), as well as the stored charge (capacitive ripple). When considering total ripple, both should be considered.

$$\begin{split} V_{\text{RIPPLE,ESR}} = & \Delta I_{\text{L}} \times \text{ESR} \\ V_{\text{RIPPLE,CAP}} = & \frac{\Delta I_{\text{L}}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}} \end{split}$$

Consider a typical application with  $\Delta I_L = 2.66A$  using three 22µF ceramic capacitors, each with an ESR of approximately  $6m\Omega$  for a parallel total of  $66\mu$ F and  $2m\Omega$  ESR.

$$\begin{split} V_{\text{RIPPLE,ESR}} &= 2.66\text{A} \times 2\text{m}\Omega = 5.32\text{mV} \\ V_{\text{RIPPLE,CAP}} &= \frac{2.66\text{A}}{8 \times 66\mu\text{F} \times 600\text{kHz}} = 8.40\text{mV} \end{split}$$

Total ripple = 13.72mV. The actual capacitive ripple may be higher than the calculated value because the capacitance decreases with the voltage on the capacitor.

Using a  $150\mu$ F  $40m\Omega$  POS cap, the result is as follows:

$$\begin{split} V_{\text{RIPPLE,ESR}} &= 2.66A \times 40 \text{m}\Omega = 106.40 \text{mV} \\ V_{\text{RIPPLE,CAP}} &= \frac{2.66A}{8 \times 150 \text{\mu}F \times 600 \text{kHz}} = 3.69 \text{mV} \end{split}$$

Total ripple = 110.09mV.

#### **Output Transient Undershoot/Overshoot**

If very fast load transients must be supported, consider the effect of the output capacitor on the output transient undershoot and overshoot. Instant-PWM responds quickly to changing load conditions, but some considerations are still required, especially when using small ceramic capacitors. These capacitors have low capacitance, which results in insufficient stored energy for load transients. Output-transient undershoot and overshoot have two causes: voltage changes caused by the ESR of the output capacitor, and voltage changes caused by the output capacitance and inductor current slew rate. ESR undershoot or overshoot may be calculated as V<sub>ESR</sub> =  $\Delta$ I<sub>OUT</sub> × ESR. Using the ceramic capacitor example above and a fast load transient of ± 4A, V<sub>ESR</sub> = ±4A × 2mΩ = ±8mV. The POS capacitor result with the same load transient is V<sub>ESR</sub> = ±4A × 40mΩ = ±160mV.

Capacitive undershoot (load increasing) is a function of the output capacitance, load step, inductor value, inputoutput voltage difference, and maximum duty factor. During a fast load transient, the maximum duty factor of instant-PWM is a function of  $t_{ON}$  and the minimum  $t_{OFF}$ , as the control scheme is designed to rapidly ramp the inductor current by grouping together many  $t_{ON}$  pulses in this case. The maximum duty factor  $D_{MAX}$  may be calculated as:

$$D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF,MIN}}$$

Given this, the capacitive undershoot may be calculated as:

$$V_{\text{UNDERSHOOT,CAP}} = -\frac{L_{1} \times \Delta I_{\text{OUT}}^{2}}{2 \times C_{\text{OUT}} \times (V_{\text{IN,MIN}} \times D_{\text{MAX}} - V_{\text{OUT}})}$$

Consider a 4A load increase using the ceramic capacitor case when  $V_{IN} = 12V$ . At  $V_{OUT} = 3.3V$ , the result is  $t_{ON} = 458$ ns,  $t_{OFF,MIN} = 150$ ns,  $D_{MAX} = 458 / (458 + 150) = 0.753$ , and:

$$V_{_{UNDERSHOOT,CAP}} = -\frac{1.5 \mu H \times (4A)^2}{2 \times 66 \mu F \times (12V \times 0.753 - 3.3V)} = -31.7 mV$$

Using the POS capacitor case, the above result is:

$$V_{\text{UNDERSHOOT, CAP}} = -\frac{1.5 \mu H \times (4A)^2}{2 \times 150 \mu F \times (12V \times 0.753 - 3.3V)} = -13.95 mV$$

Capacitive overshoot (load decreasing) is a function of the output capacitance, inductor value, and output voltage.

$$V_{\text{OVERSHOOT,CAP}} = \frac{L_1 \times \Delta I_{\text{OUT}}^2}{2 \times C_{\text{OUT}} \times V_{\text{OUT}}}$$

Consider a 4A load decrease using the ceramic capacitor case above. At  $V_{OUT}$  = 3.3V the result is:

$$V_{\text{OVERSHOOT, CAP}} = \frac{1.5\mu H \times (4A)^2}{2 \times 66\mu F \times 3.3V} = 55.1 \text{mV}$$



Using the POS capacitor case, the above result is:

$$V_{\rm overshoot,CAP} = \frac{1.5 \mu H \times (4A)^2}{2 \times 150 \mu F \times 3.3 V} = 24.2 m V$$

Combine the ESR and capacitive undershoot and overshoot to calculate the total overshoot and undershoot for a given application.

#### **Load Transient Considerations**

The SY21243A adopts the instant-PWM architecture to achieve good stability and fast transient responses. In applications with high step load current, adding an RC feed-forward compensation network  $R_{FF}$  and  $C_{FF}$  may further speed up the load-transient responses.  $R_{FF} = 1k\Omega$  and  $C_{FF} = 220pF$  have been shown to perform well in most applications. Increasing  $C_{FF}$  will speed up the load-transient response if there is no stability issue.



Figure 13. Feed-forward network

Note that when  $C_{OUT} > 500\mu$ F and minimum load current is low, using the feed-forward values  $R_{FF} = 1k\Omega$  and  $C_{FF} = 2.2nF$  is recommended to provide sufficient ripple to the FB node for reliable operation.

## **Thermal Design Considerations**

The maximum power dissipation depends on multiple factors: PCB layout, IC package thermal resistance, local airflow, and the junction temperature relative to ambient. The maximum power dissipation may be calculated as:

$$P_{D,MAX} = (T_{J,MAX} - T_A) / \theta_{JA}$$

Where,  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN2.5×2.5-16 package the thermal resistance  $\theta_{JA}$  is 33°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2-oz. copper traces connected to each IC pin and very large, unbroken 1-oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical tiny evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middle-layer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A = 25^{\circ}C$  may be calculated using the following formula:

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.



Figure 14. Maximum power dissipation



# Application Schematic (Vout = 3.3V)



## **BOM List**

| Designator      | Description               | Part Number        | Manufacturer |
|-----------------|---------------------------|--------------------|--------------|
| U1              | 8A, Buck                  | SY21243ARHC        | Silergy      |
| C1              | 47µF/50V Electrolytic Cap |                    |              |
| C2, C8, C9, C10 | NC                        |                    |              |
| C3              | 10µF/50V/X5R, 1206        | GRM31CR61H106KA12L | mµRata       |
| C4, C11         | 0.1µF/50V/X5R, 0603       | GRM188R61H104KA93D | mµRata       |
| C5, C6, C7      | 22µF/16V/X5R, 1206        | GRM31CR61C226ME15L | mµRata       |
| C12             | 2.2µF/16V/X5R, 0603       | GRM188R61C225KE15D | mµRata       |
| C13             | 47pF/50V/C0G, 0603        | GRM1885C1H470JA01D | mµRata       |
| C14             | 1.0µF/25V/X5R, 0603       | GRM155R61E105KE11D | mµRata       |
| L1              | 1.5µH/16A, inductor       | PCMB104T-1R5MS     | CYNTEC       |
| R1, R6          | 100kΩ, 1%, 0603           |                    |              |
| R2              | 22.1kΩ, 1%, 0603          |                    |              |
| R3              | 10kΩ, 1%, 0603            |                    |              |
| R4, R5          | 1MΩ, 1%, 0603             |                    |              |
| R7, R8          | NC                        |                    |              |
| R9              | 1kΩ, 1%, 0603             |                    |              |

## **Recommended Components for Typical Applications**

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | C13 (pF) | L1/Part Number       |  |  |  |  |
|----------------------|---------|---------|----------|----------------------|--|--|--|--|
| 1.2                  | 100     | 100     | 220      | 1.0µH/PCMB104T-1R0MT |  |  |  |  |
| 1.8                  | 100     | 49.9    | 220      | 1.0µH/PCMB104T-1R0MT |  |  |  |  |
| 3.3                  | 100     | 22.1    | 47       | 1.5µH/PCMB104T-1R5MS |  |  |  |  |
| 5.0                  | 100     | 13.7    | 100      | 1.5µH/PCMB104T-1R5MS |  |  |  |  |



## Layout Design

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Input Capacitors: Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND by wide copper plane. An additional 0.1µF input ceramic capacitor, placed in parallel is recommended to reduce the input noise.
- **Output Capacitors:** Connect the C<sub>OUT</sub> negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of output voltage.
- V<sub>cc</sub> Capacitor: Place the V<sub>cc</sub> capacitor close to V<sub>cc</sub> using a short, direct copper trace to one nearest device GND pin (pin 14).
- **BYP Capacitor:** Place the BYP capacitor close to BYP using short, a direct copper trace to the nearest device GND pin (pin 14) if the bypass function is used.
- Feedback Network: Place the feedback components (R1, R2, R<sub>FF</sub>, and C<sub>FF</sub>) as close to the FB pin as possible. Avoid routing the feedback line near LX, BS, or other high-frequency signals as it is noise-sensitive. Use a Kelvin connection to connect with C<sub>OUT</sub> rather than the inductor output terminal.

- **LX Connection:** Keep the LX area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance. Use a wide LX copper trace between pin 5 and pins 15, 16 to improve efficiency.
- **BS Capacitor:** Place the BS capacitor on the same layer as the device, keep the BS voltage path (BS, LX, and  $C_{BS}$ ) as short as possible.
- **Control Signals:** It is not recommended to connect control signals directly to  $V_{IN}$ . A resistor in a range of  $1k\Omega$  to  $1M\Omega$  should be used if the lines are pulled high to  $V_{IN}$ .
- **GND Vias:** Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected to a copper area larger than its size. Place four GND vias on it for heat dissipation.
- PCB Board: A four-layer layout with 2oz copper is strongly recommended to achieve better thermal performance. The top and bottom layers should use power and GND copper pours as wide as possible. Middle1 layer should be assigned as a GND layer for conducting heat and shielding the Middle2 layer used for signal lines from top layer crosstalk. Place signal lines on the Middle2 layer instead of the other layers, to keep a solid GND plane.





Figure 4. PCB Layout Suggestion







Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

# QFN2.5×2.5 taping orientation



Feeding direction

# **Carrier Tape and Reel specification for packages**



| Packa | -     | Tape Width | Pocket Pitch | Reel Size | Trailer Length | Leader Length | Qty per |
|-------|-------|------------|--------------|-----------|----------------|---------------|---------|
| Type  |       | (mm)       | (mm)         | (Inch)    | (mm)           | (mm)          | Reel    |
| QFN2. | 5×2.5 | 8          | 4            | 7"        | 400            | 160           | 3000    |

## Others: NA



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision      | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Aug.1,2023   | Revision 1.0  | Language improvments for clarity                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Jan.22, 2021 | Revision 0.9B | <ol> <li>Add (IN-LX) voltage in Absolute Maximum Ratings;</li> <li>Add "A 0.1µF input ceramic capacitor is recommended to reduce the input noise."<br/>in the pin description and the layout design;</li> <li>Update in Table1 (page14):<br/>Change "Pull ILMT to GNG by 0~20kΩ" to "Pull ILMT to GND by ≤10kΩ<br/>Resistor" (ILMT = Low);<br/> Change "Pull ILMT to VCC by 0~150kΩ" to "Pull ILMT to VCC by ≤10kΩ<br/>Resistor" (ILMT = High).</li> </ol> |
| Sep.21,2020  | Revision 0.9A | Fixed an error in the calculation formula of D <sub>MAX</sub> (to <sub>N</sub> is 458ns) (page17)                                                                                                                                                                                                                                                                                                                                                          |
| Jul.24, 2020 | Revision 0.9  | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                            |



# **IMPORTANT NOTICE**

1. **Right to make changes.** This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2022 Silergy Corp.

All Rights Reserved.