

# High Efficiency, 16V/20A Synchronous Step-down Regulator

## **General Description**

The SY26120 is a high-efficiency synchronous step-down DC-DC regulator featuring internal power and synchronous rectifier switches capable of delivering 20A of continuous output current over a wide input voltage range, from as low as 2.9V up to 16V. The output voltage is adjustable from 0.6V to 5.5V.

Silergy's proprietary Instant-PWM<sup>TM</sup> fast-response, constanton-time (COT) PWM control method supports high input/output voltage ratios (low duty cycles) and responds to load transients within ~100ns while maintaining a near constant operating frequency over line, load and output voltage ranges. This control method provides stable operation without complex compensation, even with low ESR ceramic output capacitors.

The stable internal reference (V<sub>REF</sub>) provides ±1% accuracy over T<sub>J</sub> of -40°C to 125°C, and the differential input sense configuration allows feedback sensing at the most relevant load point.

Internal  $7.5m\Omega$  power and  $2.4m\Omega$  synchronous rectifier switches provide excellent efficiency for a wide range of applications, especially for low output voltages and low duty cycles. Cycle-by-cycle current limit, input under-voltage lockout, internal soft-start, output under- and over-voltage protection, and thermal shutdown provide safe operation in all operating conditions.

The SY26120 is available in a compact QFN3×4 package.

## **Features**

Wide Input Voltage Range: 3.6-16V, and as Low as 2.9V with External VCC Applied

- Internal 7.5m $\Omega$  Power Switch and 2.4m $\Omega$  Synchronous Rectifier
- Accurate Feedback Set Point: 0.6V ±1%
- Differential Remote Sense
- Fast Transient Response
- 600kHz, 800kHz and 1000kHz Operating Frequency
- Selectable Automatic High-Efficiency Discontinuous Operating Mode At Light Loads
- Programmable Valley Current Limit
  - Automatic Recovery for Input Under-voltage (UVLO), Output Under-voltage (UVP) and Overtemperature (OTP) Conditions
    - Cycle-by-cycle Valley and Peak Current Limit (OCP)
  - Cycle-by-cycle Reverse Current Limit
- Internal, Adjustable Soft-Start Limits Inrush Current
- Smooth Pre-Biased Startup
- · Power Good Output Monitor for Under-Voltage and Over-Voltage

## **Applications**

- Telecom and Networking Systems
- Servers
- High Power Access Points
- Storage Systems
- Cellular Base Stations



Figure 1. Typical Application Circuit



Figure 2. Efficiency vs. Load Current





| Ordering<br>Part Number | Package type                              | Top Mark |  |
|-------------------------|-------------------------------------------|----------|--|
| SY26120VDC              | QFN3×4-19 RoHS Compliant and Halogen Free | DDExyz   |  |

x=year code, y=week code, z= lot number code

# Pinout (top view)



| Pin No                    | Pin Name | Pin Description                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                         | AGND     | Analog ground.                                                                                                                                                                                                                                                                                                                                                             |
| 2                         | ILMT     | Synchronous rectifier current limit setting. Connect a resistor to AGND to set the inductor valley current limit. See detailed description.                                                                                                                                                                                                                                |
| 3                         | MODE     | Operation mode selection. Program MODE to select FCCM/DCM, and the operating frequency. See table 1.                                                                                                                                                                                                                                                                       |
| 4                         | SS       | External soft-start setting. Optionally adjust the soft-start time by adding an appropriate external capacitor between this pin and AGND pin. See detailed description.                                                                                                                                                                                                    |
| 5                         | GNDS     | Remote ground sense. Connect this pin directly to the negative side of the preferred voltage sense point. Short to AGND if remote sense is not used.                                                                                                                                                                                                                       |
| 6                         | FBS      | Remote feedback sense. Connect this pin to the center point of the output resistor divider to program the output voltage. See design procedure.                                                                                                                                                                                                                            |
| 7                         | EN       | Enable input. Pull low to disable the device, high to enable. Do not leave this pin floating. May be used for increasing startup voltage or sequencing. See detailed description.                                                                                                                                                                                          |
| 8                         | PG       | Power good indicator. Open drain output when the output voltage is within 92.5% to 120% of the regulation set point.                                                                                                                                                                                                                                                       |
| 9, 18                     | IN       | Power input. Decouple this pin to GND pin with at least a 30µF ceramic capacitor.                                                                                                                                                                                                                                                                                          |
| 10, 11, 12, 13, 14,<br>15 | GND      | Power ground.                                                                                                                                                                                                                                                                                                                                                              |
| 16                        | VCC      | Internal 3.3V LDO output. Power supply for internal analog circuits and driving circuits. Decouple this pin to GND with at least a $1\mu F$ ceramic capacitor. Make a single Kelvin connection from AGND to the VCC capacitor GND connection. Use short, direct connections and avoid the use of vias. May be driven by an external bias supply. See detailed description. |
| 17                        | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                                                                                                                                                                      |
| 19                        | BS       | Boot-strap supply for the high side gate driver. Connect a 0.1µF ceramic capacitor from this pin to the LX pin.                                                                                                                                                                                                                                                            |



# **Block Diagram**



Figure 3. Block Diagram

| Absolute Maximum Ratings (1)          | Min      | Max      | Unit |
|---------------------------------------|----------|----------|------|
| IN                                    | -0.3     | 18       |      |
| ILMT, SS                              | -0.3     | 4        |      |
| EN, MODE, LX                          | -0.3     | IN + 0.3 | V    |
| LX, 10ns Duration                     | -5       | IN + 5   | v    |
| BS                                    | LX - 0.3 | LX + 4   |      |
| FBS, GNDS, AGND, VCC, PG              | -0.3     | 4        |      |
| Junction Temperature, Operating       | -40      | 150      |      |
| Lead Temperature (Soldering, 10 sec.) |          | 260      | °C   |
| Storage Temperature                   | -65      | 150      |      |

| Thermal Information (2)                                | Min | Max | Unit |
|--------------------------------------------------------|-----|-----|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance |     | 24  | °C/W |
| θ <sub>IC</sub> Junction-to-case Thermal Resistance    |     | 4.5 | C/W  |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            |     | 4.2 | W    |

| Recommended Operating Conditions (3) | Min  | Max | Unit |
|--------------------------------------|------|-----|------|
| IN                                   | 2.9  | 16  |      |
| Output Voltage                       | 0.6  | 5.5 | V    |
| GNDS                                 | -0.2 | 0.2 |      |
| Output Current                       |      | 20  |      |
| Output Current Limit Setting         |      | 24  | A    |
| Peak Inductor Current                |      | 28  |      |
| Junction Temperature                 | -40  | 125 | °C   |





| Paramet                                 |                      | Symbol                 | typical values are at $T_J = 25$ °C, unles <b>Test Conditions</b> | Min   | Тур   | Max   | Unit              |  |
|-----------------------------------------|----------------------|------------------------|-------------------------------------------------------------------|-------|-------|-------|-------------------|--|
| 2 112 112 112 112 112 112 112 112 112 1 | Voltage              | V <sub>IN</sub>        |                                                                   | 2.9   | - J P | 16    | V                 |  |
|                                         | UVLO, rising         | V <sub>IN,UVLO</sub>   |                                                                   | 2.6   | 2.75  | 2.9   | V                 |  |
| •                                       | UVLO, Hysteresis     | V <sub>IN,HYS</sub>    |                                                                   | 2.0   | 200   | 2.7   | mV                |  |
| Input                                   | Shutdown Current     | I <sub>SHDN</sub>      | V <sub>EN</sub> =0V, T <sub>J</sub> =25°C                         |       | 2     | 5     | μA                |  |
|                                         |                      |                        | V <sub>EN</sub> =2V, V <sub>FBS</sub> = 0.65V, DCM                |       |       |       |                   |  |
|                                         | Quiescent Current    | IQ                     | mode, not Switching                                               |       | 550   | 850   | μA                |  |
|                                         | UVLO, Rising         | V <sub>VCC,UVLO</sub>  |                                                                   |       |       | 2.5   | V                 |  |
| VCC                                     | UVLO, Hysteresis     | V <sub>VCC,HYS</sub>   |                                                                   |       | 100   |       | mV                |  |
| VCC                                     | Output               | $V_{CC}$               | I <sub>VCC</sub> =0mA                                             | 3.15  | 3.3   | 3.45  | V                 |  |
|                                         | Load regulation      | $V_{\text{CC,REG}}$    | I <sub>VCC</sub> =25mA                                            |       | 1.4   |       | %                 |  |
|                                         | Reference Voltage    | $V_{REF}$              | GNDS = 0V                                                         | 0.594 | 0.600 | 0.606 | V                 |  |
| FBS                                     | Error Amp Offset     | Vos                    |                                                                   | -3    |       | 3     | mV                |  |
|                                         | Input Current        | $I_{FBS}$              | $V_{EN}=2V$ , $V_{FBS}=1V$                                        | -50   | 0     | 50    | nA                |  |
|                                         | On resistance        | R <sub>DS(ON)HS</sub>  | $V_{BS-LX} = 3.3V, T_{J}=25^{\circ}C$                             |       | 7.5   | 11.3  | $m\Omega$         |  |
| Power Switch                            | Leakage              | I <sub>HS, LKG</sub>   | $V_{EN}=0V$ , $V_{LX}=0V$                                         |       | 0.01  | 8     | μA                |  |
|                                         | Current Limit        | I <sub>LMT,HS</sub>    |                                                                   | 25.5  | 28    | 33    | A                 |  |
| Synchronous Rectifier                   | On resistance        | R <sub>DS(ON)LS</sub>  | $V_{CC} = 3.3V, T_{J} = 25^{\circ}C$                              |       | 2.4   | 3.6   | m $\Omega$        |  |
|                                         | Leakage              | ILS, LKG               | V <sub>EN</sub> =0V, V <sub>LX</sub> =12V                         |       | 0.04  | 32    | μΑ                |  |
|                                         | D                    | I <sub>LMT,RVS</sub>   |                                                                   | 9     | 13    | 16    | A                 |  |
|                                         | Reverse current      | trcl,blk               |                                                                   | 40    | 60    |       | ns                |  |
| Forward current                         |                      | $I_{LMT,BOT}$          | $R_{\rm ILMT} = 5.6 \text{k}\Omega$                               |       | 21.4  |       | A                 |  |
| ILMT Pin Output Voltage                 |                      | $V_{\rm ILMT}$         |                                                                   | 1.15  | 1.2   | 1.25  | V                 |  |
| ILMT Ratio                              |                      | $I_{ILMT}/I_{LMT,BOT}$ | I <sub>LMT,BOT</sub> >5A                                          | 9     | 10    | 11    | μA/A              |  |
| Discharge FET Resistance                |                      | $R_{DIS}$              |                                                                   |       | 120   |       | Ω                 |  |
|                                         | Rising Threshold     | $V_{\text{EN,R}}$      |                                                                   | 1.18  | 1.23  | 1.28  | V                 |  |
| Enable (EN)                             | Threshold Hysteresis | V <sub>EN,HYS</sub>    |                                                                   |       | 0.2   |       | V                 |  |
|                                         | Input Current        | $I_{EN}$               | V <sub>EN</sub> =2V                                               |       | 0     |       | μΑ                |  |
|                                         | Charging current     | I <sub>SS1</sub>       | V <sub>SS</sub> =0V                                               |       | 46    |       | μA                |  |
| Soft Start (SS)                         | Discharge current    | I <sub>SS2</sub>       | V <sub>SS</sub> =1V                                               |       | 38    |       | mA                |  |
|                                         | Min soft-start time  | tss,min                |                                                                   |       | 1     |       | ms                |  |
| Overvoltage Protection Thre             | shold                | $V_{OVP}$              |                                                                   | 110   | 120   | 130   | 0/ \$/            |  |
| II. damalta aa Daata at'aa              | threshold            | $V_{\mathrm{UVP}}$     |                                                                   | 47    | 52    | 57    | $%V_{FBS}$        |  |
| Undervoltage Protection                 | Delay                | t <sub>UVP,DLY</sub>   |                                                                   |       | 20    |       | μs                |  |
| UVP/OCP Hiccup ON Time                  |                      | thiccup,on             | Coman                                                             |       | 3     |       | <b></b>           |  |
| UVP/OCP Hiccup OFF Time                 | e                    | thiccup,off            | C <sub>SS</sub> open                                              |       | 12    |       | ms                |  |
|                                         |                      |                        | V <sub>FBS</sub> falling, fault                                   | 77    | 81    | 85    |                   |  |
|                                         | 771 1 11             | $V_{PG}$               | V <sub>FBS</sub> rising, good                                     | 88.5  | 92.5  | 96.5  | 0/37              |  |
|                                         | Thresholds           |                        | V <sub>FBS</sub> rising, fault                                    | 110   | 120   | 130   | %V <sub>FBS</sub> |  |
| Power Good                              |                      |                        | V <sub>FBS</sub> falling, good                                    | 102   | 106   | 110   |                   |  |
|                                         | Dolov                | t <sub>PG,R</sub>      | V <sub>FBS</sub> rising, good                                     |       | 0.8   |       | ms                |  |
|                                         | Delay                | t <sub>PG,F</sub>      | V <sub>FBS</sub> falling, fault                                   |       | 20    |       | μs                |  |
|                                         |                      |                        | $V_{IN}$ =0V, 100k $\Omega$ from PG to 3.3V                       |       | 550   | 750   | 37                |  |
|                                         | Output low           | Vrarow                 | $V_{IN}=0V$ , $10k\Omega$ from PG to $3.3V$                       |       | 660   | 850   | mV                |  |
|                                         | voltage              |                        |                                                                   |       |       | 0.4   | V                 |  |
|                                         | Output low leakage   | $I_{PG,LKG}$           | $V_{PG} = 3.3V$                                                   |       | 3     | 5     | μΑ                |  |





| <b>Electrical Characteristics</b> (cont.) $V_{IN} = 12V$ , $T_J = -40$ °C to $+125$ °C, typical values are at $T_J = 25$ °C, unless otherwise specified (4) |                   |                                                                                                            |     |      |      |      |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|--|
| Parameter                                                                                                                                                   | Symbol            | Test Conditions                                                                                            | Min | Тур  | Max  | Unit |  |  |
|                                                                                                                                                             |                   | $R_{\text{MODE}}=0\Omega$ , $I_{\text{OUT}}=0A$ , FCCM, $V_{\text{OUT}}=1V$ , $T_{\text{J}}=25$ °C         | 510 | 600  | 690  |      |  |  |
| Switching Frequency                                                                                                                                         | $f_{SW}$          | $R_{\text{MODE}}$ =30.1k $\Omega$ , $I_{\text{OUT}}$ =0A, FCCM, $V_{\text{OUT}}$ =1V, $T_{\text{J}}$ =25°C | 690 | 800  | 910  | kHz  |  |  |
|                                                                                                                                                             |                   | $R_{MODE}$ =60.4k $\Omega$ , $I_{OUT}$ =0A, FCCM, $V_{OUT}$ =1V, $T_{J}$ =25°C                             | 900 | 1000 | 1100 |      |  |  |
| Min ON Time                                                                                                                                                 | ton,min           | I <sub>OUT</sub> =3A                                                                                       |     | 60   |      |      |  |  |
| Min OFF Time                                                                                                                                                | toff,min          | I <sub>OUT</sub> =3A                                                                                       |     | 180  |      | ns   |  |  |
| Thermal Shutdown Temperature                                                                                                                                | $T_{\mathrm{SD}}$ |                                                                                                            |     | 160  |      | °C   |  |  |
| Thermal Shutdown Hysteresis                                                                                                                                 | T <sub>HYS</sub>  |                                                                                                            |     | 30   |      |      |  |  |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

- Note 2:  $\theta_{JA}$  is measured with natural convection at  $T_A=25^{\circ}C$  on an 8.5cm×8.5cm size four-layer Silergy evaluation board.
- Note 3: The device is not guaranteed to function outside its recommended operating conditions.
- **Note 4:** Production tested at 25°C. Limits at -40°C to +125°C are guaranteed by design, test or statistical correlation.



# **Typical Performance Characteristics**

 $(T_A=25^{\circ}C, V_{IN}=12V, V_{OUT}=1.2V, L=0.22\mu H, C_{OUT}=235\mu F, f_{SW}=600k Hz, R_{ILMT}=5.6k\Omega, C_{SS}=0.22\mu F, unless otherwise noted)$ 





















Time (4ms/div)

#### Startup from EN (V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=20A)



Time (4ms/div)

# Efficiency vs. Load Current (f<sub>SW</sub>=800kHz, FCCM, L=0.47µH/PCMB104T-R47MS)



Shutdown from  $V_{\text{IN}}$ (V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=20A)



Time (4ms/div)

#### Shutdown from EN $(V_{IN}=12V, V_{OUT}=1.2V, I_{OUT}=20A)$



Time (4ms/div)



## Short Circuit Protection

(V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=0A~short, R<sub>ILMT</sub>=5.6k $\Omega$ , FCCM)



Time (20ms/div)

## **Short Circuit Protection**

(V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=20A~short, R<sub>ILMT</sub>=5.6k $\Omega$ )



Time (20ms/div)

#### **Short Circuit Protection**

 $(V_{IN}\!\!=\!\!12V,\,V_{OUT}\!\!=\!\!1.2V,\,I_{OUT}\!\!=\!\!0A\text{-short},\,R_{ILMT}\!\!=\!\!10k\Omega,\,FCCM)$ 



Time (20ms/div)

## **Short Circuit Protection**

 $(V_{IN}\!\!=\!12V,\,V_{OUT}\!\!=\!1.2V,\,I_{OUT}\!\!=\!10A\!\!\sim\!\!short,\,R_{ILMT}\!\!=\!10k\Omega)$ 



Time (20ms/div)

#### Output Ripple

 $(V_{IN}=12V, V_{OUT}=1.2V, I_{OUT}=0A, DCM)$ 



Time (2µs/div)

#### Output Ripple

 $(V_{IN}=12V, V_{OUT}=1.2V, I_{OUT}=0A, FCCM)$ 



Time (2µs/div)

















# **Detailed Description**

#### **General Features**

#### **Constant-on-time Architecture**

Fundamental to any constant-on-time (COT) architecture is the one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch. Each on-time (ton) is a "fixed" period internally calculated to operate the step down regulator at the desired switching frequency considering the input and output voltage ration,  $t_{ON}=(V_{OUT}/V_{IN})\times(1/f_{SW})$ . For example, consider a hypothetical converter targeting 1.2V output from a 12V input at 600kHz. The target on-time is  $(1.2V/12V)\times(1/600kHz)=167ns$ . Each  $t_{ON}$  pulse is triggered by the feedback comparator when the output voltage as measured at FB drops below the target value. After the ton period, a minimum off-time (t<sub>OFF,MIN</sub>) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids making any switching decisions during the noisy periods when the switching node (LX) is rapidly rising or falling.

In a COT architecture, there is no fixed clock, so the high-side power switch can turn on almost immediately after a load transient and subsequent switching pulses can be quickly initiated, ramping the inductor current up to meet load requirements with minimal delays. Traditional current- or voltage-mode control methods must simultaneously monitor the feedback voltage, current feedback and internal ramps and compensation signals to determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier. Considering these small signals in a switching environment makes those methods difficult to apply in noisy environments and at low duty cycles.

#### **Instant-PWM Operation**

Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. Whereas most legacy based on COT implementations require a dedicated connection to the output voltage terminal to calculate the  $t_{\rm ON}$ duration, instant-PWM derives this signal internally. Another improvement optimizes operation with low ESR ceramic output capacitors. In many applications it is desirable to utilize very low ESR ceramic output capacitors, but legacy COT regulators become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor may be too small to maintain smooth operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the reference voltage, the t<sub>ON</sub> pulse is triggered as long as the minimum t<sub>OFF</sub> has been satisfied and the inductor current as measured in the low-side synchronous rectifier is lower than the current limit. As the ton pulse is triggered, the low-side synchronous rectifier is turned off if necessary and the high-side power switch is turned on. Inductor current then ramps up linearly during ton. At the conclusion of ton, the high-side power switch is turned off, the

low-side synchronous rectifier is turned on and the inductor current ramps down linearly. This action also initiates the minimum  $t_{OFF}$  timer to ensure sufficient time for stabilizing any transient conditions and settling the feedback comparator before the next cycle is initiated. This minimum  $t_{OFF}$  is relatively short so that during fast load transient  $t_{ON}$  can be retriggered with minimal delay, allowing the inductor current to ramp quickly to provide sufficient energy to the load.

To avoid shoot-through current, a dead time (t<sub>DEAD</sub>) is generated internally to ensure that only one switch is on at any time.

#### Frequency-locked Loop (FLL)

Although COT provides a relatively constant operating frequency over variations in line and load conditions, Silergy's FLL improves the operating frequency performance by comparing the actual operating frequency with an internal reference frequency. The signal that results is used to adjust  $t_{\rm ON}$ , resulting in a stable and predictable operating frequency. Note that the FLL is disabled during soft-start and during discontinuous inductor current mode (DCM) conditions. In these cases the operating frequency will be slightly lower than the target.

#### **Light-load Operating Modes**

This device supports two user-selectable light load operating modes, set with the MODE input (see table 1). Light load occurs at  $\sim I_{OUT} < \frac{1}{2} \times \Delta I_L$ , when the current through the low-side synchronous rectifier will ramp to near zero before the next  $t_{ON}$  time.

Forced continuous inductor current mode (FCCM). In this operating mode, the low-side synchronous rectifier remains on until the next  $t_{\rm ON}$ , cycle, allowing continuous current flow in the inductor. The inductor current ramps below zero, recirculating current from the output to the input. This allows the device to maintain a relatively constant switching frequency over the output current range. This reduces efficiency at light loads, but is often desirable in equipment that is sensitive to low frequency operations, such as audio or RF systems.

Discontinuous inductor current mode (DCM). In this operating mode, the low-side synchronous rectifier is turned off when the inductor current reaches zero and remains off, preventing recirculation current that can seriously reduce efficiency under these light load conditions. As load current is further reduced, and the combined feedback and ramp signals remain greater than the reference voltage, the instant-PWM control loop will not trigger another  $t_{\rm ON}$  until needed, so the apparent operating switching frequency will drop, further enhancing efficiency. Continuous inductor current mode (CCM) resumes smoothly as soon as the load current increases sufficiently for the inductor current to remain above zero at the time of the next  $t_{\rm ON}$  cycle. This threshold of load current may be determined with

$$I_{\text{OUT\_CTL}} = \frac{\Delta I_{\text{L}}}{2} = \frac{V_{\text{OUT}} \times (1-D)}{2 \times f_{\text{SW}} \times L_{\text{1}}}$$



Note that the operating frequency of the device in DCM can be quite low, and may not be desirable in equipment that is sensitive to low frequency operations, such as audio or RF systems.

#### **Switching Frequency**

This device supports three user selectable operating frequencies: 600kHz, 800kHz and 1,000kHz. See table 1.

#### **MODE Input**

The MODE pin is an input that provides user selectable operating frequency and light-load operating modes. See table 1 for configuration details. Note that this input is evaluated during startup of the device, and changes to the configuration after startup will not change the device operation. Any change in the the configuration requires a restart of the device.

Table 1

| Table 1                          |                    |                        |  |  |  |  |  |
|----------------------------------|--------------------|------------------------|--|--|--|--|--|
| MODE Pin<br>Connection           | Light-Load<br>Mode | Switching<br>Frequency |  |  |  |  |  |
| VCC                              | DCM                | 600kHz                 |  |  |  |  |  |
| $240$ k $\Omega(\pm20\%)$ to GND | DCM                | 800kHz                 |  |  |  |  |  |
| $120$ k $\Omega(\pm20\%)$ to GND | DCM                | 1000kHz                |  |  |  |  |  |
| GND                              | FCCM               | 600kHz                 |  |  |  |  |  |
| $30$ k $\Omega(\pm 20\%)$ to GND | FCCM               | 800kHz                 |  |  |  |  |  |
| 60kΩ(±20%) to GND                | FCCM               | 1000kHz                |  |  |  |  |  |

#### Input Under Voltage Lock-out (UVLO)

To prevent operation before all internal circuitry is ready and to ensure that the power and synchronous rectifier switches can be sufficiently enhanced, instant-PWM incorporates UVLO. The device remains in a low current state and all switching actions are inhibited until  $V_{\rm IN}$  exceeds the UVLO (rising) threshold. At that time, if EN is enabled, the device will start-up by initiating a soft-start ramp. If  $V_{\rm IN}$  subsequently falls below  $V_{\rm IN,UVLO}$  less the UVLO hysteresis, switching actions will again be suppressed. In some systems, it may be desirable to ensure that the device remains in shutdown until Vin is even higher. See EN input description.

#### **Enable Control (EN)**

The EN input is a high-voltage capable input with an accurate logic-compatible threshold voltage. In many systems, pulling EN high from Vin to enable the device is sufficient. However, EN may be used to more precisely control startup by taking advantage of the accurate threshold,  $V_{\text{EN,R}}$  by means of a resistor divider as shown below.



#### **VCC Linear Regulator**

An internal linear regulator (VCC) produces a 3.3V supply from VIN that powers the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a 1µF low ESR ceramic capacitor from VCC to GND. This regulator incorporates under-voltage lockout-protection V<sub>VCC,UVLO</sub>.



VCC may also be used to apply an external 3.3V power source, if available. This external bias will allow device operation with  $V_{\rm IN}$  as low as 2.9V

#### Startup and Shutdown

An internal soft-start circuit smoothly ramps the output to the desired voltage whenever the device is enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows it to rise to the desired voltage over approximately one soft-start time,  $T_{\rm SS}$ , which avoids high current flow and transients during startup. The startup and shutdown sequence are shown below.









### <u>Programmable Soft-start Time and On-time Pre-bias</u> Function

The soft-start time is a minimum of 1ms but may be extended by connecting a capacitor between the SS and AGND pins. The soft-start time equation is:

$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}}{I_{cs}(\mu A)}$$

where  $I_{SS} \sim 46 \mu A$ .

Increasing  $t_{SS}$  with an external capacitor also increases  $t_{HICCUP,ON}$  and  $t_{HICCUP,OFF}$  proportionally.

During startup where the output is greater than zero, a pre-biased condition, switching will be disabled until the voltage on the internal soft start circuit voltage  $V_{SS,ACT}$  exceeds the sensed output voltage at FB. Before switching is initiated, the on-time generator will set  $t_{ON}$  to match the pre-bias output voltage.

Note that in a pre-biased scenario, if the BS-LX voltage is lower than 1.8V, the low-side synchronous rectifier will be turned on for one narrow pulse. Any drop in the pre-biased output level as a result is negligible.

#### **GNDS Differential Output Remote Ground Sense**

To improve output voltage accuracy at the load, a dedicated remote ground sense pin GNDS is provided. Connect this pin directly to the negative side of the preferred voltage sense point. Short to AGND if remote sense is not used.

#### **Output Discharge Function**

An internal  $\sim 120\Omega$  discharge FET is turned on whenever the shutdown logic is triggered, discharging the output through the inductor. Although only active during the shutdown process, this brings the output to a low voltage state until the device is once again enabled.

#### Power Good Indicator (PG)

PG is an open drain output controlled by a window comparator connected to the feedback signal. PG allows system monitoring of the device. If  $V_{FB}$  is greater than  $V_{PG,R}$  and less than  $V_{OVP}$  for at least  $t_{PG,R}$ , PG will be high-impedance.

Connect PG with a resistor in the range  $10k\Omega\sim100k\Omega$  to VCC or another voltage source less than 4V. During startup, PG is pulled to GND. After  $V_{FB}$  reaches  $V_{PG,R}$ , PG becomes high-impedance in  $\sim800\mu$ s, indicating that the output is good. If  $V_{FB}$  drops below  $V_{PG,F}$ , or rises above  $V_{OVP}$ , PG is pulled low, if the condition remains for at least the appropriate PG delay. See the Electrical Characteristics table.

PG functionality is active even in the absence of VIN or VCC, as long as the pull-up power source is available.

#### **External Bootstrap Capacitor Connection**

This device integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a  $0.1\mu F$  low ESR ceramic capacitor to be

connected between BS and LX. This bootstrap capacitor provides the gate driver supply voltage for the high-side N-channel MOSFET power switch.



#### **Fault Protection**

### **Over Current Protections (OCP)**

Three cycle-by-cycle over-current protections are integrated in this device to prevent excessive current flow. Although current limit protections will not force a shutdown of the device, continuous operation in these conditions are expected to result in the output voltage dropping below the under-voltage protection threshold, or for the junction temperature to rise above the thermal protection limit, which will shut down the device. See UVP and OTP sections.

#### **Valley Current Limit**

Inductor current is measured in the low-side synchronous rectifier when it turns on and as the inductor current ramps down. If the current exceeds  $I_{LMT,BOT}$  the synchronous rectifier is turned off and  $t_{ON}$  is inhibited until the current is less than  $I_{LMT,BOT}$  .



ILMT, BOT may be adjusted by selecting RILIMIT as follows

$$I_{\text{BOT,LMT}} \! = \! \frac{V_{\text{ILMT}}}{G_{\text{MIRROR}} \times R_{\text{ILMT}}(\Omega)}$$

where,  $V_{ILMT}$  is 1.2V and the low-side synchronous rectifier mirror ratio  $G_{MIRROR}$  is ~  $10\mu A/A$ .



#### **Peak Current Limit**

During  $t_{\rm ON}$ , and after  $t_{\rm ON,MIN}$ , if the high-side power switch current exceeds  $I_{\rm LMT,HS}$ , the switch is turned off, the low-side synchronous rectifier is turned on and  $t_{\rm ON}$  is inhibited until the low-side synchronous rectifier current is below  $I_{\rm LMT,BOT}$ . Peak current limit is disabled during initial  $t_{\rm ON}$  at startup.





#### **Reverse Current Limit**

In FCCM mode, if the low-side synchronous rectifier current exceeds  $I_{LMT,RVS}$  for more than  $t_{RCL,BLK}$ , the low-side synchronous rectifier is turned off and the high-side power switch is turned on. Reverse current limit is disabled during initial  $t_{OFF}$  at startup.

#### **Output Under Voltage Protection (UVP)**

After startup, if  $V_{FBS}$  drops below  $V_{UVP}$  for more than  $t_{UVP,DLY}$  UVP will be triggered, and the device will shut down for  $t_{HICCUP,OFF}$ , after which the device will restart with a complete soft start cycle. If the fault condition remains after  $t_{HICCUP,ON}$  this 'hiccup' cycle of startup and shutdown will continue unless the junction temperature exceeds  $T_{SD}$ . If the fault condition is resolved, the device will resume normal operation



#### **Output Over Voltage Protection (OVP)**

If FBS exceeds  $V_{\rm OVP}$ , the low-side synchronous rectifier will be turned on in an attempt to bring the FBS below  $V_{\rm OVP}$ . If DCM operation has been selected, the low-side synchronous rectifier will remain on until the inductor current reaches zero. If FBS still exceeds  $V_{\rm OVP}$ , the operating mode will be changed to FCCM, with the low-side synchronous rectifier remaining on at a very high duty factor, pulling the inductor current as low as  $I_{\rm LMT,RVS}$ . This continues until FBS is again in regulation or until the junction temperature exceeds  $T_{\rm SD}$ .

### **Over Temperature Protection (OTP)**

The over temperature protection (OTP) circuitry prevents overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds  $T_{\rm SD}$ . Once the junction temperature cools down by approximately 30°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the  $T_{\rm SD}$ .







## **Design Procedure**

#### **Feedback Resistor Selection**

Choose R<sub>1</sub> and R<sub>2</sub> to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R<sub>1</sub> and R<sub>2</sub>. A value of between  $10k\Omega$  and  $1M\Omega$  is strongly recommended for both resistors. If  $V_{SET}$  is 1.2V,  $R_1=100k\Omega$  is chosen, then using following equation,  $R_2$  can be calculated to be  $100k\Omega$ .



## **Input Capacitor Selection**

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply and to reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating above the system requirements. X5R or X7R series ceramic capacitors are most often selected due to their small size, low cost, surge current capability and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current,

$$\mathbf{I}_{\text{CIN\_RMS}}\!=\!\!\mathbf{I}_{\text{OUT}}\!\times\!\sqrt{\mathbf{D}\!\times\!(\mathbf{1}\!-\!\mathbf{D}\,)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{\text{CIN\_RMS,MAX}}\!=\!\frac{I_{\text{OUT}}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

On the other hand, the input capacitor value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated by

$$\begin{split} &V_{\text{CIN\_RIPPLE,CAP}} \! = \! \frac{I_{\text{OUT}}}{f_{\text{SW}} \! \times \! C_{\text{IN}}} \! \! \times \! D \! \times \! (\text{1-D}) \end{split}$$
 The worst-case condition occurs at  $D = 0.5$ , then

$$V_{\text{CIN\_RIPPLE,CAP,MAX}} \!=\! \frac{I_{\text{OUT}}}{4 \!\times\! f_{\text{SW}} \!\times\! C_{\text{IN}}}$$

The capacitance value is less important than the RMS current rating. In most applications two 22µF X5R capacitors is sufficient. Take care to locate the ceramic input capacitor as close to the device IN and GND pin as possible.

#### **Inductor Selection**

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage.

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off of efficiency, cost and size for a particular application. Selecting a low inductor value will help reduce size and cost and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. The low DC resistance (DCR) of these low value inductors may help reduce DC losses and increase efficiency. On the other hand, higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be determined by selecting a ripple current ( $\Delta I_L$ ) about 20% ~ 50% of the desired full output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency (f<sub>SW</sub>), the maximum output current (I<sub>OUT,MAX</sub>) and estimating a  $\Delta I_L$  as some percentage of that current.

$$L_{1} = \frac{V_{\text{OUT}} \times (V_{\text{IN}} - V_{\text{OUT}})}{V_{\text{IN}} \times f_{\text{SW}} \times \Delta I_{L}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak current inductor current

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{1}}$$

And  $I_{L,PEAK} = I_{OUT,MAX} + \Delta I_L/2$ 

Select an inductor with a saturation current and thermal rating in excess of I<sub>L,PEAK</sub>.

If FCCM light load operation is selected, make sure the inductor value is high enough to avoid reverse current limit is been triggered just under steady state if the load current is zero. For highest efficiency, select an inductor with a low DCR that meets the inductance, size and cost targets. Low loss ferrite materials should be considered.

#### **Inductor Design Example**

Consider a typical design for a device providing 1.2V<sub>OUT</sub> at 20A from 12V<sub>IN</sub>, operating at 600kHz and using target inductor ripple current ( $\Delta I_L$ ) of 50% or 10A. Determine the approximate inductance value at first:

$$L_{_{1}} = \frac{1.2V \times (12V - 1.2V)}{12V \times 600kHz \times 10A} = 0.18 \mu H$$

Next, select the nearest standard inductance value, in this case  $0.22\mu H,$  and calculate the resulting inductor ripple current (  $\Delta I_L)$  :





$$\Delta I_{L} = \frac{1.2V \times (12V - 1.2V)}{12V \times 600kHz \times 0.22\mu H} = 8.18A$$

 $I_{L,PEAK} = 20A + 8.18A/2 = 24.09A$ 

The resulting 8.18A ripple current is 8.18A/20A is ~40.9%, well within the 20% ~ 50% target.

 $I_{L,PEAK,RVS} = 8.18A/2 = 4.09A < I_{LIM,RVS}$ 

Finally, select an available inductor with a saturation current higher than the resulting I<sub>L,PEAK</sub> of 24.09A.

### **Output Capacitor Selection**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the transient response and output voltage ripple requirements of the system.

#### **Output Ripple**

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple) as well as the stored charge (capacitive ripple). When considering total ripple, both should be considered.  $V_{\text{RIPPLE},ESR} = \Delta I_L \times ESR$ 

$$V_{\text{RIPPLE,CAP}} = \frac{\Delta I_{\text{L}}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}}$$

Consider a typical application with  $\Delta I_L = 8.18A$  using five  $47\mu F$  ceramic capacitors, each with an ESR of  $\sim 5 m\Omega$  for parallel total of  $235\mu F$  and  $1 m\Omega$  ESR.

$$V_{RIPPLE,ESR} = 8.18A \times 1m\Omega = 8.18mV$$

$$V_{RIPPLE,CAP} = \frac{8.18A}{8 \times 235 \mu F \times 600 kHz} = 7.25 mV$$

Total ripple = 15.43mV. The actual capacitive ripple may be higher than calculated value because the capacitance decreases with the voltage on the capacitor.

Using a  $150\mu\text{F} 40\text{m}\Omega$  POS cap, the above result is

$$V_{\text{RIPPLE,ESR}} = 8.18A \times 40 m\Omega = 327.20 mV$$

$$V_{\text{RIPPLE,CAP}} = \frac{8.18A}{8 \times 150 \mu F \times 600 kHz} = 11.36 mV$$

Total ripple =338.56mV

### **Output Transient Undershoot/Overshoot**

If very fast load transient must be supported, consider the effect of the output capacitor on the output transient undershoot and overshoot. Instant-PWM responds quickly to changing load conditions, however, some considerations must be needed, especially when using small ceramic capacitors which have low capacitance at low output voltages which results in insufficient stored energy for load transient. Output transient undershoot and overshoot have two causes: voltage changes caused by the ESR of the output capacitor and voltage changes caused by the output capacitance and inductor current slew rate.

ESR undershoot or overshoot may be calculated as  $V_{ESR}$ = $\Delta I_{OUT}\times ESR$ . Using the ceramic capacitor example above and a fast load transient of  $\pm 10A$ ,  $V_{ESR}$  =  $\pm 10A \times 1 m\Omega$  =

 $\pm 10mV.$  The POS capacitor result with the same load transient,  $V_{ESR}=\pm 10A\times 40m\Omega=\pm 400mV.$ 

Capacitive undershoot (load increasing) is a function of the output capacitance, the load step, the inductor value and the input-output voltage difference and the maximum duty factor. During a fast load transient, the maximum duty factor of instant-PWM is a function of  $t_{\rm ON}$  and the minimum  $t_{\rm OFF}$  as the control scheme is designed to rapidly ramp the inductor current by grouping together many  $t_{\rm ON}$  pulses in this case. The maximum duty factor  $D_{\rm MAX}$  may be calculated by

$$D_{\text{MAX}} = \frac{t_{\text{ON}}}{t_{\text{ON}} + t_{\text{OFF,MIN}}}$$

Given this, the capacitive undershoot may be calculated by

$$V_{\text{UNDERSHOOT,CAP}} = -\frac{L_{\text{l}} \times \Delta I_{\text{OUT}}^2}{2 \times C_{\text{OUT}} \times (V_{\text{IN,MIN}} \times D_{\text{MAX}} - V_{\text{OUT}})}$$

Consider a 10A load increase using the ceramic capacitor case when  $V_{\rm IN}=12V.At~V_{\rm OUT}=1.2V$ , the result is  $t_{\rm ON}=167ns$ ,  $t_{\rm OFF,MIN}=180ns$ ,  $D_{\rm MAX}=167~/~(167+180)=0.481$  and

$$V_{\text{UNDERSHOOT,CAP}} = -\frac{0.22 \mu \text{H} \times (10 \text{A})^2}{2 \times 235 \mu \text{F} \times (12 \text{V} \times 0.481 - 1.2 \text{V})} = -10.23 \text{mV}$$

Using the POS capacitor case, the above result is

$$V_{\text{UNDERSHOOT,CAP}} = -\frac{0.22 \mu \text{H} \times (10 \text{A})^2}{2 \times 150 \mu \text{F} \times (12 \text{V} \times 0.481 - 1.2 \text{V})} = -16.04 \text{mV}$$

Capacitive overshoot (load decreasing) is a function of the output capacitance, the inductor value and the output voltage.

$$V_{\text{OVERSHOOT,CAP}} = \frac{L_{_{1}} \times \Delta I_{\text{OUT}}^{2}}{2 \times C_{\text{OUT}} \times V_{\text{OUT}}}$$

Consider a 10A load decrease using the ceramic capacitor case above. At  $V_{\text{OUT}}$  = 1.2V the result is

$$V_{\text{overshoot,CAP}} = \frac{0.22 \mu H \times (10 A)^2}{2 \times 235 \mu F \times 1.2 V} = 39.01 mV$$

Using the POS capacitor case, the above result is

$$V_{\text{OVERSHOOT,CAP}} = \frac{0.22 \mu H \times (10 A)^2}{2 \times 150 \mu F \times 1.2 V} = 61.11 mV$$

Combine the ESR and capacitive undershoot and overshoot to calculate the total overshoot and undershoot for a given application.

#### **Load Transient Considerations:**

The internal compensation of this device is sufficient for most low duty cycle applications. In applications with fast, dynamic load currents, adding an RC feed-forward compensation network  $R_{FF}$  and  $C_{FF}$  may further improve the transient responses.  $R_{FF}=1k\Omega$  and  $C_{FF}=220pF$  have been shown to perform well in most applications. Increase  $C_{FF}$  will speed up the load transient response but may reduce stability.





Note that when  $C_{OUT}>500\mu F$  and minimum load current is low, set feed-forward values as  $R_{FF}=1k\Omega$  and  $C_{FF}>2.2nF$  to provide sufficient ripple to FB for small output ripple and good transient behavior.



# $\begin{tabular}{ll} Application Schematic (V_{OUT}=1.2V) \\ \end{tabular}$



## **BOM List**

| Designator        | Description            | Part Number        | Manufacturer |
|-------------------|------------------------|--------------------|--------------|
| $C_{IN1}$         | 22μF/25V/X5R,1206      | GRM31CR61E226ME15L | mμRata       |
| $C_{IN2}$         | 0.1μF/50V/X5R, 0603    | GRM188R61H104KA93D | mμRata       |
| $C_{FF}$          | 220pF/50V/C0G, 0603    | GRM1885C1H221JA01D | mμRata       |
| $C_{OUT}$         | 47μF/6.3V/X5R,1206     | GRM31CR60J476KE19L | mμRata       |
| $C_{SS}$          | 220nF/50V/X5R, 0603    | GRM188R61H224KAC4  | mμRata       |
| $C_{BS}$          | 0.1μF/50V/X5R, 0603    | GRM188R61H104KA93D | mμRata       |
| $C_{VCC}$         | 1.0μF/25V/X5R, 0603    | GRM155R61E105KE11D | mμRata       |
| L                 | 0.22μH/57A, inductor   | VLBU1007090T-R22L  | TDK          |
| $R_{H}$           | 100kΩ, 1%, 0603        |                    |              |
| $R_{ m L}$        | 100kΩ, 1%, 0603        |                    |              |
| $R_{\mathrm{PG}}$ | $10k\Omega$ , 1%, 0603 |                    |              |
| $R_{	ext{MODE}}$  | 0Ω, 1%, 0603           |                    |              |
| $R_{ILMT}$        | 5.6kΩ, 1%, 0603        |                    |              |
| $R_{\mathrm{FF}}$ | 1kΩ, 1%, 0603          |                    |              |

# **Recommend Table for Typical Applications**

| V <sub>OUT</sub> (V) | $R_{MODE}(k\Omega)$ | Frequency<br>(kHz) | $R_{\rm H}(k\Omega)$ | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/(Rated/Saturating<br>Current) | Соит                |
|----------------------|---------------------|--------------------|----------------------|----------------|----------------------|---------------------------------|---------------------|
| 1.2                  | 0                   | 600, FCCM          | 100                  | 100            | 220                  | 0.22µH/(28A/30A)                | 47μF×5/10V/X7R,1206 |
| 1.8                  | 0                   | 600, FCCM          | 100                  | 49.9           | 220                  | 0.22µH/(28A/30A)                | 47μF×5/10V/X7R,1206 |
| 3.3                  | 30                  | 800, FCCM          | 100                  | 22.1           | 220                  | 0.47µH/(28A/30A)                | 47μF×5/10V/X7R,1206 |
| 5                    | 30                  | 800, FCCM          | 100                  | 13.7           | 220                  | 0.47µH/(28A/30A)                | 47μF×5/10V/X7R,1206 |





## **Thermal Design Considerations**

Maximum power dissipation depends on the thermal resistance of the IC package, the PCB layout, the surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation may be calculated by:

$$P_{D,MAX} = \left(T_{J,MAX} \!- T_A\right) / \, \theta_{JA}$$

Where,  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN3×4-19 package the thermal resistance  $\theta_{JA}$  is 24°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2oz. copper traces connected to each IC pin and

very large, unbroken 1oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical tiny evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middlelayer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at T<sub>A</sub>=25°C may be calculated by the following formula:

$$P_{D,MAX} = (125^{\circ}C - 25^{\circ}C) / (24^{\circ}C/W) = 4.2W$$

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.

Maximum Power Derating Curve





## **Layout Design**

Follow these PCB layout guidelines for optimal performance and thermal dissipation.

- Place the major MLCC capacitors (C<sub>IN</sub>, C<sub>OUT</sub>, C<sub>VCC</sub>) on the same layer as the device.
- Place the input capacitor very near IN and GND, minimizing the loop formed by these connections. Avoid using vias to connection the power trace between the input capacitors and IN, GND to reduce parasitic inductance.
- Place one smaller package input MLCC capacitor at the reach out port of pin18. This capacitor can be connected with GND by vias.
- Place the VCC capacitor close to VCC using short, direct connections instead of vias.
- Make a single Kelvin connection between AGND and GND at the C<sub>VCC</sub> ground point.
- Place the feedback components (R<sub>1</sub>, R<sub>2</sub>, R<sub>FF</sub> and C<sub>FF</sub>) as close to the FBS pin as possible. Avoid routing the remote output sense line and remote GND sense (GNDS) line near LX, BS or other high frequency traces as they are noise sensitive.
- Connect the feedback resistor directly to C<sub>OUT</sub> rather than the inductor output terminal.
- Guarantee the C<sub>OUT</sub> negative sides are connected with GND pin by wide copper traces instead of vias, in order to achieve better accuracy and stability of output voltage.
- · The LX connection has large voltage swings and fast edges

- and can easily radiate noise to adjacent components. Keep its area small to prevent excessive EMI, while providing wide copper traces to minimize parasitic resistance and inductance. Keep sensitive components away from the switching node or provide ground traces between for shielding, to prevent stray capacitive noise pickup.
- Place the BS capacitor on the same layer as the device; keep the BS voltage path (BS, LX and C<sub>BS</sub>) as short as possible.
- It is not recommended to connect control signals and IN directly. A resistor in a range of 1kΩ to 1MΩ should be used if they are pulled high by IN.
- Provide dedicated wide copper traces for the power path ground between the IC and the input and output capacitor grounds, rather than connecting each of these individually to an internal ground plane.
- The exposed GND pad should be connected to a large copper area and place several GND vias on it for heat sinking and to minimize noise.
- A four-layer layout is strongly recommended to achieve better thermal performance. 8.5cm × 8.5cm, four-layer PCB with 2-oz copper used as example.
- Keep the high current traces (IN, GND, LX and OUT trances) as short and wide as possible.
- Utilize the top layer and bottom layers for power IN and GND, making the copper plane as wide as possible. One middle layer dedicated to GND for conducting heat and shielding the other middle layer, used = for routing signal lines can help to reduce crosstalk.



**Figure 4. PCB Layout Suggestion** 



# QFN3×4-19 Package Outline Drawing







0.23-0.33

.90-2.10

0.34

0.15-0.25

**-**-0.75-

0.30-0.40

-0.85-1.05-

0.275

-0.80-1.00

**-**0.66→

**Bottom view** 

Front view

**Recommended PCB layout (Reference only)** 

Notes: All dimension in millimeter and exclude mold flash & metal burr. Center line refers chip body center.



# **Taping & Reel Specification**

# 1. Package orientation



Feeding direction →

# 2. Carrier Tape & Reel specification for packages



| Package type | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer length (mm) | Leader length (mm) | Qty per<br>reel |
|--------------|-----------------|------------------|---------------------|---------------------|--------------------|-----------------|
| QFN3×4       | 12              | 8                | 13"                 | 400                 | 400                | 5000            |





# **Revision History**

| Revision Number | Revision<br>Date | Description                                                                                                                                                                                                                                                                                                                                                                                                  | Pages changed                 |
|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 0.0             | 04/17/2020       | Initial draft                                                                                                                                                                                                                                                                                                                                                                                                | -                             |
| 0.0A            | 07/28/2020       | <ol> <li>The max. input voltage changes from 18V to 16V;</li> <li>Update the Absolute Maximum Ratings</li> <li>Add efficiency curves for DCM Mode;</li> <li>Update the Detailed Description.         <ul> <li>Add Minimum Duty Cycle and Maximum Duty Cycle (page9);</li> <li>Update the diagrammatic drawing in UVP description (page11);</li> <li>Update the Layout Design (page15)</li> </ul> </li> </ol> | Page3<br>Page 5~6<br>Page9~15 |
| 0.9             | 12/16/2020       | Update the Output UVP Threshold/ Power Good Threshold in EC table                                                                                                                                                                                                                                                                                                                                            | Page 4                        |

Revision history is for reference only and may not be comprehensive or complete.



#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2020 Silergy Corp. All Rights Reserved.