

# 21μA Ultra Low I<sub>Q</sub>, 3A, 2.2MHz Synchronous Step Down Regulator

### **General Description**

The SY26083 is a high efficiency synchronous step-down DC/DC regulator capable of delivering up to 3A output current. It can operate over a wide input voltage range from 2.5V to 5.5V and integrates main and synchronous MOSFETs with very low  $R_{\text{DS }(\text{ON})}$  to minimize the conduction loss.

The 2.2 MHz switching frequency permits low outputvoltage ripple and reduces external inductor and capacitor sizes. The SY26083 also provides overtemperature protection (OTP), short-circuit protection (SCP), overvoltage protection (OVP) and internal soft-start to limit inrush current during power-on.

The SY26083 is available in a space saving, low profile DFN1.5mm×1.5mm-6 pin package.

#### **Features**

- 2.5V to 5.5V Input Voltage Range
- Ultra-Fast Load Transient Speed
- Low  $R_{DS(ON)}$  for Power MOSFETs (Top/Bottom):  $38m\Omega/30m\Omega$
- High Switching Frequency 2.2MHz Minimizes the External Components
- ±1% Feedback or Output Voltage Accuracy (Full Temperature Range)
- PFM Mode for Light Load Efficiency
- 21µA Operating Quiescent Current
- Internal Soft-start Limits the Inrush Current
- 100% Dropout Operation
- Output Auto Discharge Function
- Power Good Indicator
- Auto Recovery for SCP/OVP/OTP Protection
- RoHS Compliant and Halogen Free
- Compact Package: DFN1.5×1.5-6

### **Applications**

- Portable Electronics
- Notebooks and Desktop PCs
- Smart Phones

## **Typical Application**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Output Current



# **Ordering Information**

| Ordering<br>Part Number | Package type                                       | Top Mark      |
|-------------------------|----------------------------------------------------|---------------|
| SY26083DQD              | DFN1.5×1.5-6<br>RoHS Compliant and<br>Halogen Free | 2a <i>xyz</i> |

# Pinout (top view)



# **Pin Description**

| Pin No | Pin Name | Pin Description                                                                                                                                                                 |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | EN       | Enable control. Pull high to turn on. Do not leave floating.                                                                                                                    |
|        |          | Power good indicator. Open Drain Output.                                                                                                                                        |
| 2      | PG       | Low if the $V_{FB}$ < 91.5% or the $V_{FB}$ >108.5% of $V_{REF}$ ; high-impedance otherwise. Connect a pull-up resistor to the desired external voltage rail.                   |
| 3      | FB       | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT}=0.6\times(1+R_H/R_L)$ . |
| 4      | GND      | Power ground pin.                                                                                                                                                               |
| 5      | LX       | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                               |
| 6      | IN       | Input pin. Decouple this pin to the GND pin with at least a 4.7µF ceramic capacitor.                                                                                            |



# **Block Diagram**



Figure 3. Block Diagram

# **Absolute Maximum Ratings**

| Parameter (Note 1)               | Min  | Max      | Unit |
|----------------------------------|------|----------|------|
| IN                               | -0.3 | 6        |      |
| FB, EN, PG                       | -0.3 | IN + 0.6 | V    |
| LX                               | -0.3 | 6        | V    |
| LX, 20ns duration                | -3   | 7        |      |
| Junction Temperature, Operating  | -40  | 150      |      |
| Lead Temperature (Soldering,10s) |      | 260      | °C   |
| Storage Temperature              | -65  | 150      |      |

# **Thermal Information**

| Parameter (Note 2)                                     | Min | Max | Unit |
|--------------------------------------------------------|-----|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance |     | 62  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    |     | 8   | C/VV |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            |     | 1.6 | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| IN                   | 2.5 | 5.5 | V    |
| Junction Temperature | -40 | 125 | °C   |



### **Electrical Characteristics**

 $(T_J = -40^{\circ}\text{C} \sim 125^{\circ}\text{C})$ , and  $V_{IN} = 2.5\text{V}$  to 5.5V. Typical values are at  $T_J = 25^{\circ}\text{C}$  and  $V_{IN} = 5\text{V}$ , unless otherwise specified. The values are guaranteed by test, design or statistical correlation.)

| Parameter                               | Symbol                | Test Conditions                                                       | Min   | Тур   | Max   | Unit  |  |
|-----------------------------------------|-----------------------|-----------------------------------------------------------------------|-------|-------|-------|-------|--|
| Input Voltage Range                     | V <sub>IN</sub>       |                                                                       | 2.5   |       | 5.5   | V     |  |
| Input UVLO Threshold                    | V <sub>UVLO</sub>     | V <sub>IN</sub> falling                                               | 2.1   | 2.2   | 2.3   | V     |  |
| Input UVLO Hysteresis                   | V <sub>HYS</sub>      |                                                                       |       | 160   |       | mV    |  |
| Quiescent Current                       | IQ                    | V <sub>FB</sub> =105%×V <sub>REF</sub>                                |       | 21    | 40    | μA    |  |
| Shutdown Current                        | I <sub>SHDN</sub>     | V <sub>EN</sub> =0V, T <sub>A</sub> =25°C                             |       | 0.05  | 0.5   | ·     |  |
| Feedback Reference Voltage              | V <sub>REF</sub>      | I <sub>OUT</sub> =1A, CCM                                             | 0.594 | 0.6   | 0.606 | V     |  |
| Output Voltage Load Regulation (Note 4) | $\Delta V_{LDR}$      | Іоит=0.5A to 3A, Vouт=1.8V                                            |       | 0.1   |       | %/A   |  |
| Output Discharge FET Ron                | R <sub>DIS</sub>      | V <sub>EN</sub> =0V, V <sub>L</sub> x=0.4V, T <sub>J</sub> =25°C      |       | 8     | 12    | Ω     |  |
| Top FET Ron                             | R <sub>DS(ON)1</sub>  | V <sub>IN</sub> =5V, T <sub>J</sub> =25°C                             |       | 38    | 57    | mΩ    |  |
| Bottom FET R <sub>ON</sub>              | R <sub>DS(ON)2</sub>  | V <sub>IN</sub> =5V, T <sub>J</sub> =25°C                             |       | 30    | 45    | 11152 |  |
| EN Input Voltage High                   | V <sub>EN, H</sub>    |                                                                       | 1.0   |       |       | V     |  |
| EN Input Voltage Low                    | V <sub>EN, L</sub>    |                                                                       |       |       | 0.4   | V     |  |
| EN Leakage Current                      | I <sub>EN, LKG</sub>  | EN=high                                                               |       | 0.01  | 1     | μA    |  |
|                                         |                       | V <sub>FB</sub> falling, PG from high to low                          | 88    | 91.5  | 94.5  |       |  |
| Power Good Threshold                    | V <sub>PG</sub>       | V <sub>FB</sub> rising, PG from low to high                           | 93    | 96    | 99    | %     |  |
| Fower Good Threshold                    |                       | V <sub>FB</sub> rising, PG from high to low                           | 105.5 | 108.5 | 112   |       |  |
|                                         |                       | V <sub>FB</sub> falling, PG from low to high                          | 101   | 104   | 107   |       |  |
| Davier Cood Dalay                       | t <sub>PG,R</sub>     | PG from low to high                                                   |       | 100   |       |       |  |
| Power Good Delay                        | t <sub>PG,F</sub>     | PG from high to low                                                   |       | 20    |       | μs    |  |
| Power Good Output Low                   | V <sub>PG, L</sub>    | I <sub>PG</sub> =1mA                                                  |       |       | 0.4   | V     |  |
| PG Leakage Current                      | I <sub>PG, LKG</sub>  | V <sub>PG</sub> =5V                                                   |       | 0.01  | 1     | μA    |  |
| Min ON Time (Note 4)                    | t <sub>ON,MIN</sub>   | T <sub>J</sub> =25°C                                                  |       | 110   | 150   | ns    |  |
| Maximum Duty Cycle (Note 4)             | DMAX                  |                                                                       | 100   |       |       | %     |  |
| Soft-start Time                         | tss                   | from EN high to 95% of V <sub>OUT</sub> nominal, T <sub>J</sub> =25°C | 1.2   | 2     | 3     | ms    |  |
| Switching Frequency                     | f <sub>SW</sub>       | lо⊔т=1A, Vо⊔т=1.8V, Тл=25°С                                           | 1.76  | 2.2   | 2.64  | MHz   |  |
| Top FET Current Limit                   | I <sub>LMT, TOP</sub> |                                                                       | 4     | 4.6   | 5.4   | ^     |  |
| Bottom FET Current Limit                | Іьмт, вот             |                                                                       | 3     | 3.6   | 4.4   | Α     |  |
| Thermal Shutdown Temperature (Note 4)   | T <sub>SD</sub>       |                                                                       |       | 150   |       | °C    |  |
| Thermal Shutdown Hysteresis (Note 4)    | T <sub>HYS</sub>      |                                                                       |       | 20    |       |       |  |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**: Package thermal resistance is measured in the natural convection at T<sub>A</sub>=25°C on a 6cm×6cm size 2-oz two-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.



## **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 5V, L = 0.47\mu H, C_{OUT} = 2 \times 10 \mu F, unless otherwise specified.)$ 





















Time (4ms/div)





Output Ripple

 $(V_{IN}=5V, V_{OUT}=1.8V, I_{OUT}=0A)$ 

Time (2µs/div)

5A/div















### **Operation**

The SY26083 is a high efficiency 2.2MHz synchronous step-down DC/DC regulator capable of delivering up to 3A output current. It can operate over a wide input voltage range from 2.5V to 5.5V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SY26083 uses the instant PWM architecture to achieve fast transient responses for high step-down applications and high efficiency at light loads.

The SY26083 provides protection functions such as cycle by cycle current limit and thermal shutdown protection. Low output voltage ripple, small external inductor and capacitor sizes are achieved with 2.2MHz switching frequency.

### **Applications Information**

The selection process for the input capacitor  $C_{\text{IN}}$ , output capacitor  $C_{\text{OUT}}$ , output inductor L, and feedback resistors ( $R_{\text{H}}$  and  $R_{\text{L}}$ ) is described in the following sections.

#### Feedback Resistor Divider RH and RL

Choose  $R_H$  and  $R_L$  to configure the output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_H$  and  $R_L$ . A value between  $10k\Omega$  and  $1M\Omega$  is recommended for both resistors. If  $V_{OUT}$  is 1.8V and  $R_H$  =  $100k\Omega$  is selected, then using following equation,  $R_L$  can be calculated to be  $49.9k\Omega$ :

$$R_L = \frac{0.6V}{V_{OUT} - 0.6V} \times R_H$$



### Input Capacitor C<sub>IN</sub>

Input filter capacitors reduce the ripple voltage on the input, filter the switched current drawn from the input supply, and reduce potential EMI. When selecting an input capacitor, it is recommended to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating higher than the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surge-current capability, and high RMS current ratings

over a wide temperature and voltage range. Systems that are powered by a wall adapter or other long and therefore inductive wires may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1 - D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1-D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

A single  $4.7\mu F$  X5R capacitor is sufficient for most applications.

#### **Output Capacitor Cout**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or better grade ceramic capacitors with 6.3V rating and more than 2×10µF capacitance.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed.

The output voltage ripple at the switching frequency is caused by the inductor-current ripple ( $\Delta I_L$ ) on the output



capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$

$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The measured capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### **Output Inductor L**

There are several considerations in choosing this inductor.

 Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN,MAX})}{f_{sw} \times I_{OUT,MAX} \times 40\%}$$

where  $f_{\text{SW}}$  is the switching frequency and  $I_{\text{OUT,MAX}}$  is the maximum load current.

The SY26083 is tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

 The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<25m $\Omega$  to achieve a good overall efficiency.

#### **Inductor vs. Output Capacitor**

The ripple base control strategy needs very little  $C_{\text{OUT}}$  for stable operation. Too large inductance and output capacitance might lead to instability. The recommended inductance and output capacitance range are shown as below:

Inductance vs. Output Capacitance Selection Table (Note 5)

|      | 111111111111111111111111111111111111111 |              |              |              |              |              |
|------|-----------------------------------------|--------------|--------------|--------------|--------------|--------------|
| L    | Соит (µF)                               |              |              |              |              |              |
| (µH) | 22                                      | 44           | 88           | 120          | 180          | 220          |
| 0.33 | Note6                                   | √            | <b>√</b>     | <b>√</b>     | √            | <b>√</b>     |
| 0.47 | $\sqrt{}$                               | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 0.68 | √                                       | √            | √            | √            | ×            | ×            |

Note 5: Tested with 120pF feedforward capacitor. Note 6: Only suitable for Vout<2.0V application.

#### **Minimum Duty Cycle and Maximum Duty Cycle**

In the constant on-time (COT) architecture, there is no limitation for small duty cycles, since even at very low duty cycles, the switching frequency can be reduced as needed once the on-time is close to the minimum on time, to always ensure a proper operation.

The device will enter 100% dropout mode if the output voltage is very close to the input voltage, while the top FET is constantly turned on, the bottom FET is turned off.

#### **Power Good Indicator**

The power good indicator is an open drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG,\,R}$  and less than  $V_{OVP}$  for at least the power good delay time (low to high), PG will be high-impedance. Otherwise, it is pulled low. PG should be connected to  $V_{IN}$  or another voltage source through a resistor (e.g.,  $10k\Omega{\sim}100k\Omega$ ).

#### **Load Transient Considerations**

The SY26083 integrates the compensation components to achieve good stability and fast transient responses. Adding a small ceramic capacitor with more than 120pF capacitance in parallel with  $R_{\rm H}$  may further speed up the load transient responses and is thus highly recommended for applications with large load-transient step requirements.





10



#### **OCP and UVP Protection**

TheSY26083 uses cycle by cycle current limit for both high-side (HS) and low-side (LS) MOSFETs. If the high side power MOSFET current gets higher than the peak current limit threshold, it will turn off and the low side power MOSFET will turn on. If the low side MOSFET current gets higher than the valley current limit threshold, the low side FET will stay on until the low side MOSFET current decreases below the valley current limit threshold.

As a result, both peak and valley current are limited. If the load current continues to increase in these conditions, the output voltage will drop. When the output voltage falls below 33% of the target voltage, the UVP will be triggered and the device will operate in hic-cup mode. The hiccup on time and hiccup off time ratio is 1:1. If the overcurrent condition is removed, the device will return to normal operation.



# **Application Schematic (Vout = 1.8V)**



# **BOM List**

| Reference Designator                             | Description        | Part Number        | Manufacturer |
|--------------------------------------------------|--------------------|--------------------|--------------|
| $U_1$                                            | 3A, Buck           | SY26083DQD         | Silergy      |
| C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> | 10μF/16V/X5R,1206  | GRM319R61C106KE15D | muRata       |
| C <sub>6</sub>                                   | 220pF/50V/C0G,0603 | GRM1885C1H221JA01D | muRata       |
| L <sub>1</sub>                                   | 0.47µH/inductor    | 0420CDMCCDS-R47MC  | Sumida       |
| R <sub>1</sub> , R <sub>5</sub>                  | 100kΩ ,1%,0603     |                    |              |
| R <sub>2</sub>                                   | 49.9kΩ ,1%,0603    |                    |              |
| R <sub>3</sub>                                   | 1ΜΩ, 1%, 0603      |                    |              |
| R <sub>4</sub>                                   | 10kΩ ,1%,0603      |                    |              |



### **Layout Design**

The following components should be placed close to the IC:  $C_{\text{IN}}$ , L,  $R_{\text{H}}$ ,  $R_{\text{L}}$  and  $C_{\text{FF}}$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to improve thermal performance and reduce noise. If the board space allows a large copper pour on the top layer is highly desirable. Place vias connected to a GND plane for heat sinking.
- 2)  $C_{\text{IN}}$  must be close to Pins IN and GND. The loop area formed by  $C_{\text{IN}}$  and GND must be minimized.
- 3) The PCB copper area associated with the LX pin must be minimized to reduce EMI.

- 4) The components  $R_H$  and  $R_L$ , and the trace connecting to the FB pin must not be adjacent to the LX net on the PCB layout to avoid the noise coupling.
- 5) The feedback sampling point should be connected to  $C_{\text{OUT}}$  rather than the inductor output terminal.
- 6) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-lon battery, it is desirable to add a  $1M\Omega$  pull down resistor between the EN and GND pins to prevent noise from falsely turning on the regulator during system shutdown.



Figure 4. PCB Layout Suggestion

13



# **DFN1.5x1.5-6 Package Outline**



Notes: 1, All dimension in millimeter and exclude mold flash & metal burr.



# **Tape and Reel Specification**

# 1. Tape orientation

DFN1.5×1.5



Feeding direction ——

# 2. Carrier Tape and Reel specification for packages





# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision     | Change          |
|--------------|--------------|-----------------|
| Mar.26, 2024 | Revision 1.0 | Product Release |
| Nov.28, 2022 | Revision 0.9 | Initial Release |



#### IMPORTANT NOTICE

- Right to make changes. Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- Suitability for use. Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2024 Silergy Corp.

All Rights Reserved.

16